Claims
- 1. A semiconductor memory device, comprising a memory cell forming region in which a plurality of normal memory cells arranged in a matrix of rows and columns and a plurality of spare memory cells for replacing a defective normal memory cell among said plurality of normal memory cells are formed; anda dummy forming region formed at an outermost periphery of said memory cell forming region; wherein each of said plurality of normal memory cells includes a first memory cell transistor, and a first memory cell capacitor; and each of said plurality of spare memory cells includes a second memory cell transistor, and a second memory cell capacitor having larger capacitance than said first memory cell capacitor, formed extending to said dummy forming region.
- 2. The semiconductor memory device according to claim 1, wherein said dummy forming region includesa region where a dummy cell is formed, and a region where a dummy interconnection is formed; and said second memory cell capacitor includes a storage node extending to a direction of an active region of said dummy cell, and a cell plate provided corresponding to said storage node.
- 3. A semiconductor memory device, comprising:a normal block band including a normal memory block and a sense amplifier block arranged corresponding to said normal memory block; and a spare block band including a spare memory block and a sense amplifier block arranged corresponding to said spare memory block, formed in a region different from said normal block band; wherein said normal memory block includes a plurality of normal memory cells arranged in a matrix of rows and columns, and a plurality of normal word lines provided corresponding to the rows of said plurality of normal memory cells; and said spare memory block includes a plurality of spare memory cells arranged in a matrix of rows and columns for replacing a defective normal memory cell among said plurality of normal memory cells, different in shape from said plurality of normal memory cells, and a plurality of spare word lines provided corresponding to the rows of said plurality of spare memory cells and arranged at a space different from space between said plurality of normal word lines.
- 4. The semiconductor memory device according to claim 3, wherein said plurality of spare word lines are arranged such that minimum space between said plurality of spare word lines is made wider than minimum space between said plurality of normal word lines.
- 5. The semiconductor memory device according to claim 3, wherein said plurality of spare word lines are arranged such that minimum space between said plurality of normal word lines and said plurality of spare word lines is made wider than minimum space between said plurality of normal word lines.
- 6. The semiconductor memory device according to claim 4, whereineach of said plurality of normal memory cells includes a first memory cell capacitor, and a first memory cell transistor rendered conductive by corresponding normal word line; and each of said plurality of spare memory cells includes a second memory cell capacitor having larger capacitance than said first memory cell capacitor, and a second memory cell transistor rendered conductive by corresponding spare word line.
- 7. The semiconductor memory device according to claim 5, whereineach of said plurality of normal memory cells includes a first memory cell capacitor, and a first memory cell transistor rendered conductive by corresponding normal word line; and each of said plurality of spare memory cells includes a second memory cell capacitor having larger capacitance than said first memory cell capacitor, and a second memory cell transistor rendered conductive by corresponding spare word line.
- 8. The semiconductor memory device according to claim 3, wherein said plurality of spare memory cells are arranged such that minimum distance between said plurality of spare memory cells and said plurality of normal memory cells is made longer than minimum distance between said plurality of normal memory cells.
- 9. The semiconductor memory device according to claim 3, wherein said plurality of spare memory cells are arranged such that minimum distance between said plurality of spare memory cells is made longer than minimum distance between said plurality of normal memory cells.
- 10. The semiconductor memory device according to claim 3, further comprisinga row decoder for selecting, in response to an external address, a corresponding row; wherein said plurality of normal word lines included in said normal memory block and said plurality of spare word lines included in said spare memory block are each set to a selected state by said row decoder.
- 11. The semiconductor memory device according to claim 3, further comprisinga plurality of bit lines arranged in column direction of said normal memory block and said spare memory block, and a column decoder for selecting, in response to an external address, a corresponding column of said normal memory block and said spare memory block.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-202844 |
Jul 1999 |
JP |
|
Parent Case Info
This application is a division of 09/480,944 filed Jan. 11, 2000 now U.S. Pat. No. 6,333,530 issued on Dec. 25, 2000.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
60-151895 |
Aug 1985 |
JP |
8-153859 |
Jun 1996 |
JP |