Claims
- 1. A semiconductor memory device comprising a plurality of first and second conductive channel type MOS transistors,wherein said plurality of first and second conductive channel type MOS transistor are formed on an SOI substrate, wherein at least one first conductive channel type MOS transistor out of said plurality of first conductive channel type MOS transistors has a first threshold voltage, wherein at least another first conductive channel type MOS transistor out of said plurality of first conductive channel type MOS transistors has a second threshold voltage differing from said first threshold voltage.
- 2. A semiconductor memory device comprising a plurality of first and second conductive channel type MOS transistors,wherein said first and second conductive channel type MOS transistors are formed on an SOI substrate, wherein a second conductivity type body region located between a first conductivity type source region and a first conductivity type drain region of at least one of said plurality of first conductive channel type MOS transistor includes a conductive layer having a first impurity concentration at the surface thereof, wherein a second conductivity type body region located between a first conductivity type source region and a first conductivity type drain region of at least another of said plurality of first conductive channel MOS transistors includes a conductive layer having a second impurity concentration differing from said first impurity concentration at the surface thereof.
- 3. A semiconductor memory device comprising a plurality of first and second conductive channel type MOS transistors,wherein said plurality of first and second conductive channel type MOS transistors are formed on an SOI substrate, wherein a second conductivity type body region located between a first conductivity type source region and a first conductivity type drain region of at least another of said plurality of first conductive channel type MOS transistors is supplied with a first potential, wherein a second conductivity type body region located between a first conductivity type source region and a first conductivity type drain region of at least one of said plurality of first conductive channel type MOS transistors is supplied with a second potential different from said first potential.
- 4. A semiconductor memory device comprising a memory cell array including a plurality of first MOS transistors and a peripheral circuit including a plurality of second MOS transistors,wherein said plurality of first and second MOS transistors are formed on an SOI substrate, wherein each of said plurality of first MOS transistors has a threshold voltage higher than the threshold voltage of each of said plurality of second MOS transistors.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-304162 |
Dec 1993 |
JP |
|
6-208393 |
Sep 1994 |
JP |
|
6-260355 |
Oct 1994 |
JP |
|
Parent Case Info
This application is a Divisional of application Ser. No. 09/499,368 filed Feb. 7, 2000, which is a Divisional of application Ser. No. 09/146,031 filed Sep. 2, 1998, now U.S. Pat. No. 6,091,647, which is a Divisional of application Ser. No. 08/876,755 filed Jun. 16, 1997, now U.S. Pat. No. 5,825,696, which is a Continuation of application Ser. No. 08/353,276 filed Dec. 5, 1994, now abandoned.
US Referenced Citations (14)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/353276 |
Dec 1994 |
US |
Child |
08/876755 |
|
US |