Claims
- 1. In a semiconductor memory device formed on an SOI substrate formed by (1) a semiconductor substrate, (2) a buried insulation layer formed on said semiconductor substrate, and (3) a semiconductor active layer formed on said buried insulation layer, an improvement comprising supplying means for supplying a predetermined substrate potential to said semiconductor substrate.
- 2. The semiconductor memory device according to claim 1, wherein said supplying means comprisesan output pad formed on said SOI substrate, substrate potential generation means formed on said SOI substrate for generating said substrate potential, and supplying the same to said output pad, a conductor plate in contact with a back face of said SOI substrate, and a wire for connecting said output pad to said conductor plate.
- 3. The semiconductor memory device according to claim 1, wherein said supplying means comprisesa conductor plate in contact with a back face of said SOI substrate, a lead frame receiving said substrate potential as externally supplied, and a wire frame for connecting said conductor plate to said lead frame.
- 4. The semiconductor memory device according to claim 1, wherein said supplying means includes a lead frame in contact with a back face of said SOI substrate and receiving said substrate potential as externally supplied.
- 5. The semiconductor memory device according to claim 1, wherein said SOI substrate has a contact trench reaching said semiconductor substrate through said semiconductor active layer and said buried insulation layer,wherein said supplying means comprises substrate potential generation means formed on said SOI substrate for generating said substrate potential, and a substrate fixed line for supplying said substrate potential generated by said substrate potential generation means to said semiconductor substrate via said contact trench.
- 6. The semiconductor memory device according to claim 1, wherein said SOI substrate has a contact trench reaching said semiconductor substrate through said semiconductor active layer and said buried insulation layer,wherein said supplying means comprises an input pad formed on said SOI substrate for receiving said substrate potential as externally supplied, a substrate fixed line for connecting said input pad to said semiconductor substrate via said contact trench.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-304162 |
Dec 1993 |
JP |
|
6-208393 |
Sep 1994 |
JP |
|
6-260355 |
Oct 1994 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/816,402 filed Mar. 26, 2001, U.S. Pat. No. 6,385,159 which is a divisional of application Ser. No. 09/499,368 filed Feb. 7, 2000, now U.S. Pat. No. 6,288,949 which is a divisional of application Ser. No. 09/146,031 filed Sep. 2, 1998, now U.S. Pat. No. 6,091,647, which is a divisional of application Ser. No. 08/876,755 filed Jun. 16. 1997, now U.S. Pat. No. 5,825,696, which is a continuation of application Ser. No. 08/353,276 filed Dec. 5, 1994, now abandoned.
US Referenced Citations (16)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/353276 |
Dec 1994 |
US |
Child |
08/876755 |
|
US |