Claims
- 1. A semiconductor memory device comprising a plurality of MOS transistors,wherein said plurality of MOS transistors are formed on an SOI substrate, wherein a body region located between a source region and a drain region of a MOS transistor that carries out an analog operation out of said plurality of MOS transistors is electrically fixed.
- 2. The semiconductor memory device according to claim 1, wherein said MOS transistor carrying out an analog operation comprises a MOS transistor in a circuit that processes a signal having an amplitude smaller than that of a power supply voltage.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-304162 |
Dec 1993 |
JP |
|
6-208393 |
Sep 1994 |
JP |
|
6-260355 |
Oct 1994 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 10/094,918 filed Mar. 12, 2002, now U.S. Pat. No. 6,577,522 which is a divisional of application Ser. No. 09/816,402 filed Mar. 26, 2001, now U.S. Pat. No. 6,385,159 which is a divisional of application Ser. No. 09/499,368 filed Feb. 7, 2000, now U.S. Pat. No. 6,288,949 which is a divisional of application Ser. No. 09/146,031 filed Sep. 2, 1998, now U.S. Pat. No. 6,091,647, which is a divisional of application Ser. No. 08/876,755 filed Jun. 16, 1997, now U.S. Pat. No. 5,825,696, which is a continuation of application Ser. No. 08/353,276 filed Dec. 5, 1994, now abandoned.
US Referenced Citations (18)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/353276 |
Dec 1994 |
US |
Child |
08/876755 |
|
US |