Claims
- 1. A semiconductor memory device connectable to a power source comprising:
- a power source line connected to receive a power source potential from said power source;
- a reference potential line connected to receive a reference potential from said power source;
- a storage cell for storing data;
- an input circuit connected between said power source line and said reference potential line and receiving an external input signal having a logic level defined in reference to said reference potential to be supplied to said reference potential line, said input circuit producing an internal logic signal representing one of binary logic levels;
- an output circuit having a pair of output transistors connected in series between said power source line and said reference potential line and an external output terminal connected to a series connection node between said pair of output transistors, for generating an output to said external output terminal;
- an output drive circuit connected to said output circuit, for driving said pair of output transistors by alternately rendering one of said output transistors conductive to generate the output at said external output terminal corresponding to data read out from the storage cell at a predetermined timing when said storage cell is accessed;
- control pulse generating means for generating a control pulse at a timing determined in relation to said predetermined timing so that said control pulse is generated when a change of the output of said circuit occurs; and
- an inhibiting circuit connected to receive said control pulse and to said input circuit, said inhibiting circuit inhibiting a change of the internal logic signal of the input circuit in the binary logic levels irrespective of said external input signal when said control pulse is applied thereto, said internal logic signal of the input circuit being variable to represent either of the binary logic levels in response to said external input signal when said inhibiting circuit is not applied with said control pulse.
- 2. A semiconductor memory device according to claim 1, wherein said input circuit provides a MOS transistor which receives a write enable bar signal having a TTL level and outputs an inverted signal of said write enable bar signal having a MOS level, said output circuit provides an output stage transistor connected to the reference potential line and outputs a low level output by turning said output stage transistor ON, and said inhibiting circuit is formed by a transistor which is connected in parallel with said MOS transistor in said input circuit and which turns ON for a predetermined period during which said output transistor turns ON.
- 3. A semiconductor memory device according to claim 1 wherein said input circuit is a write enable input circuit.
- 4. A semiconductor memory device according to claim 1, wherein said output transistors are MOS transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
59-232733 |
Nov 1984 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 366,208 filed June 12, 1989; which is a continuation of Ser. No. 220,879 filed June 21, 1988; which is a continuation of Ser. No. 06/794,829, filed Nov. 4, 1985; all now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0017990 |
Oct 1980 |
EPX |
0074206 |
Mar 1983 |
EPX |
Continuations (3)
|
Number |
Date |
Country |
Parent |
366208 |
Jun 1989 |
|
Parent |
220879 |
Jun 1988 |
|
Parent |
794829 |
Nov 1985 |
|