Number | Date | Country | Kind |
---|---|---|---|
6-304039 | Dec 1994 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5369612 | Furuyama | Nov 1994 | |
5418750 | Shiratake et al. | May 1995 | |
5467303 | Hasegawa et al. | Nov 1995 | |
5477071 | Hamamoto et al. | Dec 1995 | |
5537347 | Shiratake | Jul 1996 |
Entry |
---|
1993 Sympsium on VLSI Circuits Digest of Technical Papers, pp. 59-60, May 1993, Y. Takai, et al., "250MBYTE/SEC Synchronous DRAM Using a 3-Stage-Pipelined Architecture". |
1991 IEEE International Solid Stats Circuits Conference, pp. 106-107 and 297, Katsutaka Kimura, et al., "A Block-Oriented RAM with Half-Sized DRAM Cell and Quasi-Folded Data-Line Architecture". |