Embodiments of the present invention provide a semiconductor memory device capable of suppressing detrapping of stored charges from a charge storage dielectric.
According to an embodiment of the present invention, a MONOS type nonvolatile semiconductor memory device of storing holes in a charge storage dielectric is provided. By storing the holes, less detrapping of charge is achieved as compared with a conventional MONOS type semiconductor memory device storing electrons as charges. In other words, data retention is facilitated. Moreover, the device can be operated only by applying positive electric fields.
The embodiments of the present invention will be described with reference to the accompanying drawings. Throughout the drawings, corresponding portions are denoted by corresponding reference numerals. Each of the following embodiments is illustrated as one example, and therefore the present invention can be variously modified and implemented without departing from the spirits of the present invention.
The hole conductive dielectric 26 is a dielectric which has an energy level in a band gap for facilitating hole conduction, i.e., a shallow energy level to holes. Through the hole conductive dielectric 26, holes are injected from the control gate electrode 30 into the charge storage dielectric 24. The shallow energy level to holes indicates energy level(s) located between a valence band and a mid-gap (center of the band gap) in the band gap of the hole conductive dielectric 26. For the hole conductive dielectric 26, for example, a dielectric containing nitrogen such as a silicon nitride (Si3N4) film or a hafnium silicon oxynitride (HfSiON) film can be used. In the dielectric containing nitrogen, a barrier height to holes between a metal (electrode) and the dielectric is reduced to facilitate hole injection from the electrode.
The charge storage dielectric 24 is a dielectric for storing holes, and has a deep energy level to holes, i.e., a shallow energy level to electrons. The deep energy level to holes indicates energy level(s) located between a conduction band and the midgap in the band gap of the charge storage dielectric 24, and it will also be called a hole trapping level hereinafter. For the charge storage dielectric 24, for example, a dielectric having a high dielectric constant such as a hafnium silicon oxide (HfSiO) film, a hafnium silicon oxynitride (HfSiON) film, a hafnium oxide (HfO2) film, or a hafnium aluminum oxide (HfAlO) film can be used. Holes are not easily detrapped as the holes injected into the charge storage dielectric 24 are trapped at the hole trapping level.
The blocking dielectric 22 blocks hole movement to prevent from traveling to the semiconductor substrate 10 from the charge storage dielectric 24, where the holes are injected from the gate electrode 30 into the charge storage dielectric 24. For the blocking dielectric 22, for example, an Si3N4 film or an SiO2 film can be used.
A gate laminated dielectric of the conventional MONOS type semiconductor memory device includes a tunneling dielectric, a charge storage dielectric, and a blocking dielectric from a semiconductor substrate side. In contrast, function of each of the dielectrics in the gate laminated dielectric is reversed and upside down in the semiconductor memory device of the present embodiment. Additionally, while electrons are stored in the charge storage dielectric to store data in the conventional semiconductor memory device, holes are stored in the charge storage dielectric to store data according to the embodiment. In this regard, the semiconductor memory device of the embodiment is also different from the conventional semiconductor memory device.
An example of an operation of the semiconductor memory device of the embodiment will be described below. In addition, the operation will be compared with that of the conventional MONOS type semiconductor memory device.
Writing data in the semiconductor memory device of the embodiment is carried out by storing holes in the charge storage dielectric 24. During the writing, a high positive electric field is applied between the gate electrode 30 and the semiconductor substrate 10. Accordingly, as shown in
Erasing data in the semiconductor memory device of the embodiment is carried out by injecting electrons into the charge storage dielectric 24 to recombine them with the stored holes, thereby extinguishing the holes. There are two methods for injecting electrons. One is a method for injecting electrons by applying a intermediate positive electric field between the gate electrode 30 and the semiconductor substrate 10 as shown in
Referring to
According to the embodiment of the aforementioned operation, writing and erasing data can be carried out only by changing an electric field applied between the gate electrode 30 and the semiconductor substrate 10 during writing and erasing, i.e., applying an electric field of one-direction (positive) different in strength. It is different from the case of the conventional MONOS type semiconductor memory device in which electric fields of opposite directions must be applied during writing and erasing data. Accordingly, since it can be operated the semiconductor memory device only by applying the electric field of one-direction, peripheral circuits can be simplified as compared with the conventional device.
Next, referring to
Thus, data can be erased by injecting electrons into the charge storage dielectric 24 to extinguish the stored holes.
An operation electric field of the semiconductor memory device of the embodiment varies depending on device design. For example, the high electric field during writing data is +8 MV/cm to 15 MV/cm, and the electric field during erasing data is a positive or negative electric field of about ½ to ⅔ times of the absolute electric field during writing data.
Next, the operation will be compared with that of the conventional MONOS type semiconductor memory device. According to the conventional semiconductor memory device, as shown in
During erasing data in the conventional semiconductor memory device, as shown in
As apparent, the semiconductor memory device of the embodiment of the present invention is different from the conventional semiconductor memory device not only in structure but also in operation. That is, according to the semiconductor memory device of the embodiment, the charges stored in the charge storage dielectric are holes (positive charges), the holes are injected from the gate electrode to the charge storage dielectric by applying the high positive electric field, the holes are extinguished by applying the intermediate positive electric field to inject electrons from the semiconductor substrate to the charge storage dielectric, or by applying the intermediate negative electric field to inject electrons from the gate electrode to the charge storage dielectric, and the like.
Next, a method for manufacturing the semiconductor memory device according to the embodiment of the present invention will be described by referring to a sectional diagram of the memory cell transistor shown in
In a semiconductor substrate 10, for example, a silicon substrate, an isolation (not shown) is formed by, e.g., shallow trench isolation. A blocking dielectric 22 is deposited on the semiconductor substrate 10 having the isolation formed therein. The blocking dielectric 22 has a function of preventing holes injected into a charge storage dielectric to be formed thereon from flowing-out to the semiconductor substrate 10. For the blocking dielectric 22, for example, an Si3N4 film formed by atomic layer deposition (ALD) or chemical vapor deposition (CVD) or an SiO2 film formed by thermal oxidation or the like can be used. If the Si3N4 film is used for the blocking dielectric 22, the film can be formed by a method other than the above, e.g., plasma nitridation of the silicon substrate, or thermal nitridation of the silicon substrate 10 by a heat treatment in an ammonia containing atmosphere. A thickness of the blocking dielectric 22 is, e.g., 3 to 6 nm.
A charge storage dielectric 24 is deposited on the blocking dielectric 22. The charge storage dielectric 24 is a dielectric having a hole trapping level, and traps injected holes to store charges. The charge storage dielectric 24 is preferably to have a higher dielectric constant. As long as it has the above hole trapping level, a dielectric having a dielectric constant higher than that of an Si3N4 film can be used. For the charge storage dielectric 24, for example, an HfSiO film formed by metal organic CVD (MOCVD) can be used. In this case, as a source gas, for example, tetradimethyl amino silicon and tetradimethyl amino hafnium can be used. In addition to the above forming methods, e.g., CVD, ALD, sputtering or the like can be used. Further, in addition to the above films, e.g., an HfSiON film, an HfO2 film, an HfAlO film or the like can be used. A thickness of the charge storage dielectric 24 is, e.g., 3 to 10 nm. After the deposition of the charge storage dielectric 24, it can be heat treated in an oxidizing atmosphere to improve the film quality.
A hole conductive dielectric 26 is formed on the charge storage dielectric 24. The hole conductive dielectric 26 is a dielectric having a shallow energy level to holes. For the hole conductive dielectric 26, for example, an Si3N4 film formed by ALD or CVD can be used. A thickness of the hole conductive dielectric 26 is preferably thinner than that of the blocking dielectric 22. In addition to the above Si3N4 film, a dielectric containing nitrogen (N) such as an HfSiON film can be used. The dielectric containing nitrogen generally has a shallow energy level to holes, and a low barrier height to holes with respect to a metal (gate electrode). A thickness of the hole conductive dielectric 26 is, e.g., 3 to 6 nm.
Thus, a gate laminated dielectric 20 can be formed.
A conductive film 30 is deposited on the hole conductive dielectric 26. For the conductive film 30, for example, polysilicon doped with a dopant such as phosphorus (P) can be used.
The conductive film 30, the hole conductive dielectric 26, the charge storage dielectric 24, and the blocking dielectric 22 are patterned by lithography and etching. Accordingly, the gate electrode 30 shown in
Then, using the gate electrode 30 as a mask, ions of a dopant such as arsenic (As) are implanted into the semiconductor substrate 10 to form a source/drain 32.
Thus, the memory cell transistor of the semiconductor memory device shown in
Subsequently, the semiconductor memory device of the embodiment is completed through steps necessary for the semiconductor memory device, such as formation of an interlevel dielectric, formation of a multilevel wiring, and the like.
If the charge storage dielectric is thickly formed, then a detrapping probability of the charge storage dielectric itself increases. Therefore, a thickness of the charge storage dielectric is preferably 3 times or less as much as that of the hole conductive dielectric or the blocking dielectric.
The aforementioned embodiment is in no way limitative of the present invention, but various changes and modifications can be made without departing from its scope. For example, the embodiment has been described by way of case of the silicon substrate as the semiconductor substrate. However, in addition to the above semiconductor substrate, a silicon-on-insulator (SOI) substrate can be used, for example.
As described above, according to the embodiment of the present invention, the MONOS type nonvolatile semiconductor memory device in which holes are trapped in the charge storage dielectric to store data can be provided. The semiconductor memory device has many features different from those of the conventional MONOS type semiconductor memory device. The semiconductor memory device is different from the conventional semiconductor memory device in that the holes are stored to store data as described above while the electrons are stored in the conventional device. In structure, the gate laminated dielectric for storing data includes the blocking dielectric, the charge storage dielectric and the hole conductive dielectric from the semiconductor substrate side, and the functions of the dielectrics are reversed and upside down to those of the conventional device. It is also different in storing the data, in the present semiconductor memory device, holes are injected from the gate electrode to the charge storage dielectric by applying the high positive electric field, while in the conventional device, electrons are injected from the semiconductor substrate into the charge storage dielectric. Erasure of stored data can be carried out by injecting electrons from either one of two directions, i.e., injecting electrons from the semiconductor substrate by applying the intermediate positive electric field or injecting electrons from the gate electrode by applying the intermediate negative electric field. It is different from the conventional semiconductor memory device in which holes are injected from one direction, i.e., from the semiconductor substrate to erase data. The semiconductor memory device has an additional feature that detrapping of the holes is rare to occur since the injected holes are trapped at the deep hole trapping level in the charge storage dielectric to store data. As a result, it can be improved data retention characteristics of the semiconductor memory device. Moreover, writing and erasing data can be carried out only by applying the positive electric field with different electric field as described above, thus it is different from the conventional semiconductor memory device in this point. Accordingly, the peripheral circuits can be simplified. Another advantage is that when the erasure method of injecting electrons from the gate electrode is used, a current flowing through the blocking dielectric formed on the semiconductor substrate can be limited to during writing data, and thus it can be prolonged the lifetime of the semiconductor memory device.
Therefore, the present invention can provide the semiconductor memory device which has the aforementioned features and suppresses detrapping of stored charges from the charge storage dielectric.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2006-132764 | May 2006 | JP | national |