Claims
- 1. A semiconductor memory device comprising:
- a memory array comprising a plurality of word lines, a plurality of data lines and a plurality of memory cells each of which is coupled to a corresponding one of said plurality of word lines and a corresponding one of said plurality of data lines;
- a first data transfer line;
- a second data transfer line;
- a first decoder circuit receiving a plurality of first address signals and selecting at least one of said plurality of word lines based on said plurality of first address signals;
- a second decoder circuit receiving a plurality of second address signals and selecting at least one of said plurality of data lines based on said plurality of second address signals;
- a plurality of memory circuits each of which stores corresponding read data, where said read data are read out from at least two memory cells of said plurality of memory cells, said at least two memory cells being coupled to a predetermined one of said plurality of word lines, said predetermined one of said plurality of word lines being selected by said first decoder based on said plurality of first address signals;
- a data output terminal;
- a transfer circuit coupled between said plurality of data lines and said second data transfer line; and
- a control circuit controlling said transfer circuit so that said read data stored in said plurality of memory circuits excepting data read out from predetermined one memory cell to be designated by said plurality of first address signals and said plurality of second address signals are outputted to said data output terminal via said second data transfer line in a predetermined sequence after data read out from a predetermined one of said plurality of memory cells designated by said plurality of first address signals and said plurality of second address signals is outputted to said data output terminal via said first data transfer line.
- 2. A semiconductor memory device according to claim 1,
- wherein said first decoder circuit is a row decoder,
- wherein said second decoder circuit is a column decoder,
- wherein each of said plurality of memory cells is of a dynamic type,
- wherein each of said plurality of memory circuits is of a static type,
- wherein said plurality of first address signals are row address signals, and
- wherein said plurality of second address signals are column address signals.
- 3. A semiconductor memory device according to claim 2,
- wherein said transfer circuit comprises a plurality of column switches each of which has a data transferring path coupled between a corresponding one of said plurality of memory circuits and said second data transfer line and a control terminal to be received a control signal from said control circuit, and
- wherein said control circuit receives said plurality of second address signals and comprises an address counter of which initial value is decided based on said second address signals.
- 4. A semiconductor memory device according to claim 3, further comprising a plurality of sense amplifiers each of which is coupled to a corresponding one of said plurality of data lines,
- wherein said memory array is formed in a random access memory portion;
- wherein said plurality of memory cells are formed in a serial access memory portion,
- wherein said first data transfer line is a random data line corresponding to said random access memory portion,
- wherein said second data transfer line is a serial data line corresponding to said serial access memory portion, and
- wherein said semiconductor memory device further comprises a random main amplifier coupled to said random data line and a serial main amplifier coupled between said serial data line and said data output terminal.
- 5. A semiconductor memory device according to claim 1, further comprising a second transfer circuit coupled between said plurality of data lines and said first data transfer line.
- 6. A semiconductor memory device according to claim 5,
- wherein said transfer circuit comprises a plurality of switch circuits each of which has a data transferring path coupled between a corresponding one of said plurality of data lines and said second data transfer line and a control terminal coupled to said control circuit, and
- wherein said second transfer circuit comprising a plurality of switch circuits each of which has a data transferring path coupled between a corresponding one of said plurality of data lines and said first data transfer line, and wherein one of said plurality of switch circuits becomes conductive in response to said plurality of second address signals.
- 7. A method of reading data of a semiconductor memory device, said device comprising a memory array having a plurality of word lines, a plurality of data lines and a plurality of memory cells each of which is coupled to a corresponding one of said plurality of word lines and a corresponding one of said plurality of data lines, a first data transfer line, a second data transfer line, a data output terminal and a plurality of memory circuits each of which is coupled to a corresponding one of said plurality of data lines,
- said method comprising steps of:
- (a) outputting data read out from a predetermined ones of said plurality of memory cells designated by a plurality of first address signals and a plurality of second address signals to said data output terminal via said first data transfer line;
- (b) transferring read data read out from at least two memory cells of said plurality of memory cells to said plurality of memory circuits, said at least two memory cells being coupled to a predetermined one of said plurality of word lines, said predetermined one of said plurality of word lines being selected based on said plurality of first address signals, and
- (c) after prosecution of said step (a) and said step (b), outputting said read data stored in said plurality of memory circuits excepting data read out from a predetermined one memory cell to be designated by said plurality of first address signals and said plurality of second address signals to said data output terminal via said second data transfer line in a predetermined sequence.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-65843 |
Mar 1989 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 283,177, filed Aug. 3, 1994 which is a continuation of application Ser. No. 186,061, filed Jan. 25, 1994; which is a continuation of application Ser. No. 972,913 filed Nov. 6, 1992; which is a continuation of application Ser. No. 754,019 filed Sep. 3, 1991; which is a continuation of application Ser. No. 496,258 filed on Mar. 20, 1990.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5436870 |
Sato et al. |
Jul 1995 |
|
Continuations (5)
|
Number |
Date |
Country |
Parent |
283177 |
Aug 1994 |
|
Parent |
186061 |
Jan 1994 |
|
Parent |
972913 |
Nov 1992 |
|
Parent |
754019 |
Sep 1991 |
|
Parent |
496258 |
Mar 1990 |
|