Katsutaka Kimura et al., "A Block-Oriented RAM with Half-Sized DRAM cell and Quasi-Folded Data-Line Architecture" IEEE 1991 ISSCC, Session 6, Paper Tam 612 pp. 106-107. |
Arimoto et al., "A Circuit Design of Intelligent CDRAM with Automatic Write back Capability", 1990 Symposium on VLSI Circuits, Digest of Technical Papers, pp. 79-80. |
Sha et al., "A 4Mb DRAM with Cross-point Trench Transistor Cell", 1986 ISSCC Digest of Technical Papers, pp. 268-269. |
Ema et al., "3-Dimensional Stacked Capacitor Cell for 16M and 64M DRAMs", 1988 IEDM Technical Digest, pp. 592-595. |
Watanabe et al., "Stacked Capacitor Cells for High-density Dynamics RAMs", 1988 IEDM Technical Digest, pp. 600-603. |
Sunouchi et al., "A Surrounding Gate Transistor (SGT) Cell for 64/256 M Bit DRAMs", 1989 IEDM Technical Digest, pp. 23-26. |
Fujishima et al., "A Storage-Node-Boosted RAM with Word-Line Delay Compensation", IEEE Journal of Solid State Circuits, vol. SC-17, No. 5, pp. 872-875, Oct. 1982. |
Ohta et al., "A Novel Memory Cell Architecture for High-Density DRAMs", 1989 Symposium of VLSI Circuits, Digest of Tech. Papers, pp. 101-102. |
Ohta et al., "Quadruply Self-Aligned Stacked High-Capacitance RAM Using Ta.sub.2 O.sub.5 High Density VLSI Dynamic Memory", IEEE Transactions on Electron Devices, vol. ED-29, No. 3, Mar. 1982, pp. 368-376. |
Ohta et al., "A Novel Memory Cell Architecture for High Density DRAMs", Sharp Technical Journal, vol. 44, Mar. 1990, Japan, pp. 47-50-See Figure 1 and 3. |
Asakura et al., "Cell-Plate Line Connecting Complementary Bitline (C3) Architecture for Battery Operating DRAMs", 1991 Symposium on VLSI Circuits, May 30, 1991, pp. 59-60. |