“A Capacitorless DRAM Cell on SOI Substrate”, by Wann, et al.—IEDM93, pp635-638. |
“The Multistable Charge-Controlled Memory Effect in SOI MOS Transistors at Low Temperature”, by Tack, et al.—IEEE Transactions on Electron Device, vol. 37, May, 1990, pp1373-1382. |
“dRAM Design Using the Taper-Isolated Dynamic RAM Cell” by Leiss, et al.—IEEE Journal of Solid-State Circuits, vol. SC-17, No. 2, Apr. 1982, pp337-344. |
“Semiconductor Memory Device and Its Manufacturing Method”, U.S. patent application No. 09/947,908, Sep. 7, 2001. |