1. Technical Field
The present invention belongs to the technical field of non-volatile semiconductor memories and relates to a semiconductor memory and a control method thereof, in particular to a semiconductor memory adopting a self-aligned process and a control method thereof.
2. Description of Related Art
As with the development of microelectronic technology, the development of integrated circuit chips basically follows Moore's law, which means the integrated degree of semiconductor chips is doubled every 18 months. This makes the design of integrated circuits turn in the direction of system-on-chip (SOC) integration, and the key technology to realize SOC is the integration of memory-on-chip with low power consumption, high density, and high access speed. By means of the current technology, integrated circuit devices are about 30 nm; however, limited by high coupling ratios, high voltage, etc., traditional Flash floating gate memory is difficult to reduce to below 30 nm, so the development of non-volatile memory has become a current research hotspot. Both phase change memories and resistive random access memories can be used as new memories.
Phase change memory stores data by means of the huge conductive difference of the sulfur compounds between the crystalline state and the non-crystalline state. The phase change is an invertible phenomenon occurring when the sulfur compounds are turned from the amorphous phase to the crystalline phase. In the amorphous phase, the materials are in a highly orderless state and have no crystal grids. In this state, the materials have high impedance and high reflectivity. Oppositely, in the crystalline phase, the materials have a regular crystal structure, low impedance, and low reflectivity. Phase change memory uses the impedance difference between the two phases. The huge amount of heat generated by current injection is capable of triggering the phase change of the materials. The properties of the materials after phase change are determined according to the injected current, the voltage, and the operating time.
The information reading and writing of the resistive random access memory is realized by reading or changing the resistance of the resistive switching materials.
However, both the phase change memory and the resistive random access memory need a large erasing current, so they shall be erased by a special array access device.
The present invention aims to provide a semiconductor memory device, which can realize the operations of reading and writing semiconductor memory with a special array access device.
To fulfill the mentioned aim, the present invention provides a semiconductor memory structure. The semiconductor memory structure comprises a resistive switching memory unit and a tunneling field-effect transistor for operating the semiconductor memory, wherein the tunneling field-effect transistor comprises a source electrode, a drain electrode, a low-doped channel region, and a gate electrode; the gate electrode of the tunneling field-effect transistor is connected with any one of a plurality of word lines, while the source electrode is connected with any one of a plurality of source lines, and the two ends of a variable resistor thereof are respectively connected to the bit line and the drain electrode of the tunneling field-effect transistor.
A method for controlling the semiconductor memory structure comprises the steps of resetting, setting and reading.
The step of resetting the semiconductor memory structure is to: apply a first voltage to the source line which is connected with the semiconductor memory structure, apply a second voltage to the word line which is connected with the semiconductor memory structure, and apply a third voltage to the bit line which is connected with the semiconductor memory structure, to make the p-n node diode of the tunneling field-effect transistor in the semiconductor memory structure positively polarized, so the semiconductor memory structure is reset and the resistance thereof is increased.
Furthermore, the first voltage ranges from 0.1V to 4V, the second ranges from −1V to 1V, and the third from 0V to 3V.
The step of setting the semiconductor memory structure is to: apply a fourth voltage to the source line which is connected with the semiconductor memory structure, apply a fifth voltage to the word line which is connected with the semiconductor memory structure, and apply a sixth voltage to the bit line which is connected with the semiconductor memory structure, so the semiconductor memory structure is set and the resistance thereof is reduced.
Furthermore, the fourth voltage ranges from 0V to −3V, the fifth ranges from 0 to 10V, and the sixth from 0.1V to 3V.
The step of reading the semiconductor memory structure is to: apply a seventh voltage to the source line which is connected with the semiconductor memory structure, apply an eighth voltage to the word line which is connected with the semiconductor memory structure, and apply a ninth voltage to the bit line which is connected with the semiconductor memory structure, so the data stored in the semiconductor memory structure is selected and read based on the size of the output current.
Furthermore, the seventh voltage ranges from 0V to −3V, the eighth ranges from 0 to 10V, and the ninth from 0.1V to 2V.
Furthermore, the drain electrode of the tunneling field-effect transistor in the semiconductor memory structure provided by the present invention is positioned at the top of a platform structure which is vertical to a horizontal surface. The platform structure has a semiconductor substrate, the drain electrode is positioned in the substrate which is positioned at the bottom of the platform structure and extends outwards, the low-doped channel region is positioned between the drain electrode and the source electrode, and the gate electrode covers the part below the low-doped region of the platform structure to control the current passing through the source electrode and the drain electrode of the channel region. The semiconductor substrate may be single crystal silicon, polycrystalline silicon or silicon (SOI) on an insulator. The gate electrode is a laminated structure, comprising at least one conductive layer and an insulation layer which isolates the conductive layer from the semiconductor substrate, wherein the conductive layer may be polycrystalline silicon, amorphous silicon, metal tungsten, titanium nitride, tantalum nitride or metallic silicon compound; and the insulation layer may be one or mixture of several of SiO2, HfO2, HfSiO, HfSiON, SiON and Al2O3.
The conductive layer of the gate electrode surrounds the periphery of the vertical low-doped channel region to form a sidewall structure, and the resistive switching memory unit is made from a phase change material or a resistive switching material.
The device structure provided by the present invention is also capable of forming a semiconductor memory array. A method for controlling the semiconductor memory array comprises resetting a plurality of memories in the semiconductor memory array and then setting individual memories.
According to the method for controlling the semiconductor memory structure, the tunneling field-effect transistor is adopted to carry out operations such as erasing, writing, and reading the semiconductor memory structure, the vertical gate-controlled diode structure in the tunneling field-effect transistor is capable of providing a large current for writing the resistive random access memory and the phase change memory and improving the density of the memory array and therefore is very suitable for use in manufacturing semiconductor memory chips; besides, the control method and the control circuit are simple.
The embodiment of the present invention is further described in detail by means of the attached drawings. In the figure, to facilitate description, the layer thickness and region thickness are amplified, but the sizes do not represent the actual dimensions. The attached drawings are schematic views of an ideal embodiment. The embodiment of the present invention shall not be limited to the specific shapes of the regions as shown in the figure, but shall comprise all shapes, like deviation caused by manufacturing.
For example, an etched curve is usually characterized in bends or roundness and smoothness. But in this embodiment, all curves are represented by rectangles. The figure is schematic and shall not be considered as a limit of the present invention. Meanwhile, in the below description, the term “wafer” and “substrate” may be considered to comprise a semiconductor wafer being processed or other films prepared on the semiconductor wafer.
A plurality of semiconductor memories as shown in
Specifically, as shown in
Apply a voltage of 2V to both the sources lines SL1 and SL2;
Apply a voltage of 0V to all word lines WL1, WL2, WL3 and WL4;
Apply a voltage of 0V to the bit line BL1 and a voltage of 2V to the bit line BL2;
wherein due to SL2=BL2=2V, the memory connected with BL2 has no current; due to BL1=0V<L1=0V, the p-n node of the tunneling field-effect transistor connected with BL1 is positively polarized and has a passing current, so the memory connected with BL1 is selected and the reset and the resistance thereof is increased.
Specifically, as shown in
Apply a voltage of 0V to both sources lines SL1 and SL2;
Apply a voltage of 0V to all word lines WL1, WL3 and WL4 and a voltage of 3V to the word line WL2;
Apply a voltage of 1V to the bit line BL1 and a voltage of 0V to the bit line BL2;
wherein due to WL2=3V>SL1=0V, the p-n node of the tunneling field-effect transistor represented by 301 in
Specifically, as shown in
Apply a voltage of 0V to both sources lines SL1 and SL2;
Apply a voltage of 0V to all word lines WL1, WL3 and WL4 and a voltage of 3V to the word line WL2;
Apply a voltage of 0.5V to the bit lines BL1 and BL2.
Based on the output current, the data stored in the memory unit represented by 302 in
According to the invention, the vertical gate-controlled diode structure in the tunneling field-effect transistor is capable of providing a large current for writing the resistive random access memory and the phase change memory and improving the density of the memory array and therefore is very suitable for use in manufacturing semiconductor memory chips; besides, the control method and the control circuit are simple.
As mentioned above, a plurality of embodiments with great differences may be constructed. It should be noted that, except those defined in the attached claims, the present invention is not limited to the embodiments in the description.
Number | Date | Country | Kind |
---|---|---|---|
20110119859.0 | May 2011 | CN | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/CN2011/001353 | 8/15/2011 | WO | 00 | 4/13/2012 |