Claims
- 1. In a semiconductor memory device having word lines, bit lines, memory cells coupled to said word lines and bit lines, sense lines, sense amplifiers coupled to said sense lines, column data lines coupled to said sense lines, cache cells coupled to said column data lines, and a data bus, a method of refreshing said memory cells, comprising the steps of:obtaining a refresh address; determining whether said refresh address corresponds to data stored in said cache cells; transferring data from said cache cells via said column data lines, said sense lines, and said bit lines to said memory cells, with amplification by said sense amplifiers, if said refresh address corresponds to data stored in said cache cells; and disconnecting said column data lines from said sense lines and using said sense amplifiers to refresh said memory cells, if said refresh address does not correspond to data stored in said cache cells.
- 2. The method of claim 1, wherein said cache cells are organized into at least two rows of cache cells, and the step of transferring data from said cache cells comprises:selecting a first row of cache cells corresponding to said refresh address; transferring data from said first row of cache cells to said column data lines; transferring data from said column data lines to said sense lines; amplifying the data on said sense lines; disconnecting said column data lines from said sense lines; transferring data from said sense lines to said bit lines; receiving a row address corresponding to a second row of cache cells different from said first row of cache cells; transferring data from said second row of cache cells to said column data lines; and receiving at least one column address and transferring data between corresponding column data lines and said data bus.
- 3. The method of claim 2, wherein transferring data from said second row of cache cells to said column data lines and transferring data between said column data lines and said data bus are carried out concurrently.
- 4. The method of claim 1, comprising the further steps of:coupling said column data lines to said sense lines after said memory cells have been refreshed; transferring data from said column data lines to said sense lines; and amplifying the data on said column data lines and said sense lines.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-000210 |
Jan 1994 |
JP |
|
6-001298 |
Jan 1994 |
JP |
|
Parent Case Info
This is a division of application Ser. No. 09/933,998 filed Aug. 21, 2001 now U.S. Pat. No. 6,362,989, which is a division of application Ser. No. 09/788,262, filed Feb. 16, 2001 now U.S. Pat. No. 6,320,778, which is a division of application Ser. No. 09/458,894 filed Dec. 10, 1999, now U.S. Pat. No. 6,249,450 issued Jun. 19, 2001, which is a Division of application Ser. No. 09/003,736 filed Jan. 17, 1998, now U.S. Pat. No. 6,011,709 issued Jan. 4, 2000, which is a Division of Ser. No. 08/739,970 filed Oct. 30, 1996, now U.S. Pat. No. 5,781,446 which a division of a application Ser. No. 08/365,970 filed Dec. 29, 1994, now U.S. Pat. No. 5,596,521 issued Jan. 21, 1997.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 499 256 |
Aug 1992 |
EP |
0 552 667 |
Jul 1993 |
EP |
Non-Patent Literature Citations (1)
Entry |
IEEE International Solid State Circuits Conference, vol. 35, Feb. 1, 1992, pp. 148-149, 269. |