Claims
- 1. In a semiconductor memory device having word lines, bit lines, memory cells coupled to said word lines and bit lines, sense lines, sense amplifiers coupled to said sense lines, write buffers coupled to said sense lines, column data lines coupled to said sense lines, cache cells coupled to said column data lines, and a data bus, a method of executing a cache hit cycle, comprising the steps of:receiving a row address corresponding to data stored in said cache cells; transferring data from said cache cells via said column data lines to said sense lines; amplifying the data on said sense lines and said column data lines; and receiving at least one column address and transferring data between said column data lines and said data bus, thereby completing said cache hit cycle.
- 2. The method of claim 1, wherein said sense amplifiers are left enabled when said cache hit cycle ends.
- 3. The method of claim 1, wherein said bit lines are left disconnected from said sense lines throughout said cache hit cycle, and data are not transferred to said memory cells.
- 4. The method of claim 1, wherein the step of transferring data from said cache cells to said sense lines comprises the further steps of:disabling said sense amplifiers; interconnecting pairs of said sense lines; waiting a certain time, thus allowing charge on said sense lines to discharge into said sense amplifiers; then supplying a fixed potential to said sense lines but not to said sense amplifiers.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-000210 |
Jan 1994 |
JP |
|
6-001298 |
Jan 1994 |
JP |
|
Parent Case Info
This is a division of application Ser. No. 09/458,894 filed Dec. 10, 1999 now U.S. Pat. No. 6,249,450, which is a Division of application Ser. No. 09/003,736 filed Jan. 17, 1998, now U.S. Pat. No. 6,011,709 issued Jan. 4, 2000, which is a Division of Application Ser. No. 08/365,970 filed Dec. 29, 1994, now U.S. Pat. No. 5,596,521 issued Jan. 21, 1997.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
499 256 A1 |
Aug 1992 |
EP |
552 667 A1 |
Jul 1993 |
EP |
Non-Patent Literature Citations (1)
Entry |
IEEE International Solid State Circuits Conference, vol. 35, Feb. 1, 1992, pp. 148-149, 269. |