Claims
- 1. In a semiconductor memory device having word lines, bit lines, memory cells coupled to said word lines and bit lines, sense lines, sense amplifiers coupled to said sense lines, write buffers coupled to said sense lines, column data lines coupled to said sense lines, cache cells coupled to said column data lines, and a data bus, a method of executing a cache load cycle, comprising the steps of:receiving a row address not corresponding to data stored in any of said cache cells; coupling said bit lines to said sense lines; activating a word line corresponding to said row address; transferring data from memory cells coupled to said word line via said bit lines to said sense lines; amplifying the data on said sense lines; coupling said column data lines to said sense lines; transferring the data on said sense lines via said column data lines to said cache cells; and receiving at least one column address and transferring data between said column data lines and said data bus, thereby completing said cache load cycle.
- 2. The method of claim 1, wherein said sense amplifiers are left enabled and when said cache load cycle ends.
- 3. The method of claim 1, comprising the further steps of:disconnecting said bit lines from said sense lines before amplification of the data on said sense lines is completed; deactivating said word line; and precharging said bit lines to a fixed potential.
- 4. The method of claim 1, wherein the step of transferring data from said memory cells to said sense lines comprises the further steps of:disabling said sense amplifiers; interconnecting pairs of said sense lines; waiting a certain time, thus allowing charge on said sense lines to discharge into said sense amplifiers; then supplying a fixed potential to said sense lines and said sense amplifiers.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-000210 |
Jan 1994 |
JP |
|
6-001298 |
Jan 1994 |
JP |
|
Parent Case Info
This is a division of application Ser. No. 09/003,736 filed Jan. 7, 1998, U.S. Pat. No. 6,011,709 which is a Division of application Ser. No. 08/365,970 filed Dec. 29, 1994, now U.S. Pat. No. 5,596,521 issued Jan. 21, 1997.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 499 256 A1 |
Aug 1992 |
EP |
0 552 667 A1 |
Jul 1993 |
EP |
Non-Patent Literature Citations (1)
Entry |
IEEE International Solid State Circuits Conference, vol. 35, Feb. 1, 1992, pp. 148-149, 269. |