Claims
- 1. A semiconductor memory comprising:a plurality of first word lines arranged in a first area in a memory cell array; a plurality of second word lines arranged in a second area in said memory cell array; a plurality of third word lines provided between said first area and said second area in said memory cell array; a first drive circuit connected to said first word lines; a second drive circuit connected to said second word lines; and a third drive circuit connected to said third word lines, wherein each of said first, second and third drive circuits is a unit having a common layout, wherein said first and second word lines are normal word lines, and wherein some of said third word lines are redundant word lines and the others of said third word lines are normal word lines.
- 2. A semiconductor memory according to claim 1, further comprising:a plurality of fourth word lines arranged in a fourth area in said memory cell array; and a fourth drive circuit connected to said fourth word lines, wherein said fourth word lines are normal word lines, wherein said fourth drive circuit has a smaller size than each of said units, wherein said fourth area is located at an end side of said memory cell array, and wherein said third area is located in a center portion of said memory cell array.
- 3. A semiconductor memory comprising:a plurality of first word lines arranged in a first area in a memory cell array; a plurality of second word lines arranged in a second area in said memory cell array; a plurality of third word lines provided between said first area and said second area and located in a center portion of said memory cell array; a first drive circuit connected to said first word lines; a second drive circuit connected to said second word lines; and a third drive circuit connected to said third word lines, wherein each of said first, second and third drive circuits is a unit having a common layout, wherein some of said third word lines are redundant word lines, and the others of said third words lines are normal word lines. wherein some of said first, second and third word lines are capable of being replaced with said redundant word lines.
- 4. A semiconductor memory comprising:a plurality of first bit lines arranged in a first area in a memory cell array; a plurality of second bit lines arranged in a second area in said memory cell array; a plurality of third bit lines provided between said first area and said second area in said memory cell array; a first sense circuit connected to said first bit lines; a second sense circuit connected to said second bit lines; and a third sense circuit connected to said third bit lines, wherein each of said first, second and third sense circuits is a unit having a common layout, wherein said first and second bit lines are normal bit lines, and wherein some of said third bit lines are redundant bit lines and the others of said third bit lines are normal bit lines.
- 5. A semiconductor memory according to claim 4, further comprising:a plurality of fourth bit lines arranged in a fourth area in said memory cell array; and a fourth sense circuit connected to said fourth bit lines, wherein said fourth bit lines are normal bit lines, wherein said fourth drive circuit has a smaller size than each of said units, wherein said fourth area is located at an end side of said memory cell array, and wherein said third area is located in a center portion of said memory cell array.
- 6. A semiconductor memory comprising:a plurality of first bit lines arranged in a first area in a memory cell array; a plurality of second bit lines arranged in a second area in said memory cell array; a plurality of third bit lines provided between said first area and said second area and located in a center portion of said memory cell array; a first sense circuit connected to said first bit lines; a second sense circuit connected to said second bit lines; and a third sense circuit connected to said third bit lines, wherein each of said first, second and third sense circuits is a unit having a common layout, wherein some of said third bit lines are redundant bit lines, and the other of said third bit lines are normal bit lines. wherein some of said first, second and third bit lines are capable of being replaced with said redundant bit lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-162679 |
Jun 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/445,964, filed on Dec. 16, 1999, now U.S. Pat. No. 6,191,983, which is a 371 of PCT/JP98/02725, filed Jun. 18, 1998 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5615156 |
Yoshida et al. |
Mar 1997 |
A |
5673227 |
Engles et al. |
Sep 1997 |
A |
5841961 |
Kozaru et al. |
Nov 1998 |
A |
Foreign Referenced Citations (4)
Number |
Date |
Country |
6-76594 |
Mar 1994 |
JP |
8-55494 |
Feb 1996 |
JP |
8-153399 |
Jun 1996 |
JP |
8-255552 |
Aug 1996 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/445964 |
|
US |
Child |
09/716252 |
|
US |