Claims
- 1. A semiconductor memory comprising:a plurality of memory cells: a data line for reading data from a selected one of said plurality of memory cells; a sense amplifier coupled to said data line through a calibration means; and calibration voltage applying means for applying a calibration voltage to said data line prior to an operation of said sense amplifier, wherein said calibration means calibrates an input voltage of said sense amplifier while said calibration voltage applying means is applying said calibration voltage to said data line.
- 2. The semiconductor memory according to claim 1 wherein said calibration means comprises a capacitor coupled to an input terminal of said sense amplifier.
- 3. A semiconductor integrated circuit comprising:a configurable logical circuit block; circuit configuration information storage means for storing circuit configuration information as to said configurable logical circuit block; internal information storage means for storing internal information as to said configurable logical circuit block; and control means for performing, based on at least said internal information stored in said internal information storage means, data processing while making, based on said circuit configuration information stored in said circuit configuration information storage means, a change in circuit configuration of said configurable logical circuit block.
- 4. The semiconductor integrated circuit according to claim 3 wherein the number of configurable logical circuit blocks is two and wherein a common register is disposed for establishing communication of information between said two configurable logical circuit blocks.
- 5. The semiconductor integrated circuit according to claim 3 wherein a plurality of configurable logical circuit blocks are disposed and wherein the timing of transmitting, to said configurable logical circuit blocks, said circuit configuration information stored in said circuit configuration information storage means is staggered for said configurable logical circuit blocks.
- 6. A semiconductor integrated circuit comprising:a plurality of function-changeable unit logics; a plurality of wiring channels which intersect with a plurality of input/output lead wires extending from said plurality of function-changeable unit logics; a switch circuit for selectively establishing electrical connections between said plurality of input/output lead wires and said plurality of wiring channels; and control means for storing a plurality of combinations of connections of said lead wires and said channels by said switch circuit and for selecting among said connection combinations to control said switch circuit.
- 7. The semiconductor device according to claim 1, wherein said calibration means comprises a capacitor coupled in series between said data line and said sense amplifier.
- 8. The semiconductor device according to claim 1, further comprising:a local probe coupled to said data line, said local probe comprising a first control transistor; and a preamplification circuit coupled to said sense amplifier, said preamplification circuit comprising a second control transistor, wherein said calibration means operates to eliminate variations in operation margin of said sense amplifier due to variations in the threshold voltages of said first control transistor and said second control transistor.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-308280 |
Nov 1996 |
JP |
|
9-167630 |
Jun 1997 |
JP |
|
Parent Case Info
This application is a division of Ser. No. 08/972,444 Nov. 18, 1997 now U.S. Pat. No. 6,091,655.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
05266692 |
Oct 1993 |
JP |