Claims
- 1. A mesa semiconductor device comprising,
- body of silicon semiconductor material having a top surface and edge surfaces defining a mesa of height within the range of 2-100 microns,
- the entire area of said edge surfaces being coated with a thermally grown passivating insulating silicon oxide layer,
- said top surface being entirely covered with a nitride,
- whereby said nitride may be removed by etching said device with phosphoric acid without removing said thermally grown passivating insulating silicon oxide layer so that said entire top surface may then receive a conducting layer establishing one of ohmic contact and a barrier junction with said entire top surface.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of application Ser. No. 878,086, filed Feb. 15, 1978, which is a continuation of application Ser. No. 512,443, filed Oct. 7, 1974, which is a continuation of Ser. No. 265,620, filed 6-22-72 which is a division of application Ser. No. 19,085, filed Mar. 12, 1970, a continuation-in-part of Ser. No. 835,402, filed June 23, 1969 all abandoned.
US Referenced Citations (14)
Non-Patent Literature Citations (1)
Entry |
P. Totta, "Depositing Pd Ohmic Contact Layers on Semiconductor Devices", IBM Tech. Discl. Bull., vol. 11, #3, Aug. 1968, p. 216. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
19085 |
Mar 1970 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
878086 |
Feb 1978 |
|
Parent |
512443 |
Oct 1974 |
|
Parent |
265260 |
Jun 1972 |
|