Claims
- 1. A semiconductor device comprising:a surface semiconductor layer; a buried insulator layer below the surface semiconductor layer and in contact with the surface semiconductor layer; a deep semiconductor layer having a upper surface in contact with the buried insulator layer, the deep semiconductor layer having a thinned portion, the thinned portion having a back surface which is opposite the upper surface; and a thermoelectric cooler on the back surface of the thinned portion.
- 2. The device of claim 1, wherein the thermoelectric cooler includes a metal layer having a first major surface in contact with the back surface of the thinned portion.
- 3. The device of claim 2, wherein the thermoelectric cooler also includes at least one pair of semiconductor material blocks on a second major surface of the metal layer, wherein the semiconductor material blocks have respective opposite conductivities, and wherein the metal layer and the semiconductor material blocks are operatively coupled together.
- 4. The device of claim 2, wherein the metal layer has a thickness from 0.5 μm to 50 μm.
- 5. The device of claim 2, wherein the metal layer has a thickness from 1 μm to 10 μm.
- 6. The device of claim 2, wherein the metal layer includes tungsten.
- 7. The device of claim 1, wherein the thinned portion of the deep semiconductor portion has a thickness of less than 10 μm.
- 8. The device of claim 1, wherein the thickness of the thinned portion is less than 5 μm.
- 9. The device of claim 1, wherein the thickness of the thinned portion is less than 1 μm.
- 10. The device of claim 1, wherein the back surface of the thinned portion has an area of at least 25 mm2.
- 11. The device of claim 1, wherein the surface semiconductor layer has one or More transistor devices formed thereupon, and wherein the transistor devices overlie the thinned portion of the deep semiconductor layer.
- 12. The device of claim 1, wherein the deep semiconductor layer includes an unthinned portion.
- 13. The device of claim 12, wherein the unthinned portion includes an etch stop, wherein the etch stop is farther from the buried insulator layer than the back surface of the thinned portion.
- 14. The device of claim 13, wherein the etch stop layer includes a semiconductor nitride.
- 15. The device of claim 1, wherein substantially all of the thermoelectric cooler is on a back side of the substrate.
- 16. A semiconductor device comprising:a surface semiconductor layer; a buried insulator layer below the surface semiconductor layer and in contact with the surface semiconductor layer; a deep semiconductor layer having a upper surface in contact with the buried insulator layer, the deep semiconductor layer having a thinned portion, the thinned portion having a back surface which is opposite the upper surface; and cooling means on the back surface of the thinned portion.
- 17. The device of claim 16, wherein the cooling means includes means to provide a current which produces a cooling effect along the back surface of the thinned portion.
- 18. The device of claim 16, wherein substantially all of the cooling means is on a back side of the substrate.
Parent Case Info
This application claims priority from U.S. Provisional Application Serial No. 60/286,876, filed Apr. 27, 2001, which is herein incorporated by reference in its entirety.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/286876 |
Apr 2001 |
US |