Semiconductor structure including a partially annealed layer and method of forming the same

Information

  • Patent Grant
  • 6638838
  • Patent Number
    6,638,838
  • Date Filed
    Monday, October 2, 2000
    23 years ago
  • Date Issued
    Tuesday, October 28, 2003
    20 years ago
Abstract
High quality epitaxial layers of compound semiconductor materials can be grown overlying large silicon wafers by first growing an accommodating buffer layer on a silicon wafer. The accommodating buffer layer is a layer of monocrystalline oxide spaced apart from the silicon wafer by an amorphous interface layer of silicon oxide. The amorphous interface layer dissipates strain and permits the growth of a high quality monocrystalline oxide accommodating buffer layer. The accommodating buffer layer is lattice matched to both the underlying silicon wafer and the overlying monocrystalline compound semiconductor layer. Any lattice mismatch between the accommodating buffer layer and the underlying silicon substrate is taken care of by the amorphous interface layer. To further relieve strain in the accommodating buffer layer, at least a portion of the accommodating buffer layer is exposed to a laser anneal process to cause the accommodating buffer layer to become amorphous, providing a true compliant substrate for subsequent layer growth.
Description




FIELD OF THE INVENTION




This invention relates generally to semiconductor structures and devices and to a method for their fabrication, and more specifically to semiconductor structures including a partially annealed layer, devices formed using these structures, and to the fabrication and use of the structures and devices.




BACKGROUND OF THE INVENTION




The vast majority of semiconductor discrete devices and integrated circuits are fabricated from silicon, at least in part because of the availability of inexpensive, high quality monocrystalline silicon substrates. Other semiconductor materials, such as the so called compound semiconductor materials, have physical attributes, including wider bandgap and/or higher mobility than silicon, or direct bandgaps that makes these materials advantageous for certain types of semiconductor devices. Unfortunately, compound semiconductor materials are generally much more expensive than silicon and are not available in large wafers as is silicon. Gallium arsenide (GaAs), the most readily available compound semiconductor material, is available in wafers only up to about 150 millimeters (mm) in diameter. In contrast, silicon wafers are available up to about 300 mm and are widely available at 200 mm. The 150 mm GaAs wafers are many times more expensive than are their silicon counterparts. Wafers of other compound semiconductor materials are even less available and are more expensive than GaAs.




Because of the desirable characteristics of compound semiconductor materials, and because of their present generally high cost and low availability in bulk form, for many years attempts have been made to grow thin films of the compound semiconductor materials on a foreign substrate. To achieve optimal characteristics of the compound semiconductor material, however, a monocrystalline film of high crystalline quality is desired. Attempts have been made, for example, to grow layers of a monocrystalline compound semiconductor material on germanium, silicon, and various insulators. These attempts have generally been unsuccessful because lattice mismatches between the host crystal and the grown crystal have caused the resulting thin film of compound semiconductor material to be of low crystalline quality.




If a thin film of high quality monocrystalline compound semiconductor material was available at low cost, a variety of semiconductor devices could advantageously be fabricated in that film at a low cost compared to the cost of fabricating such devices on a bulk wafer of compound semiconductor material or in an epitaxial film of such material on a bulk wafer of compound semiconductor material. In addition, if a thin film of high quality monocrystalline compound semiconductor material could be realized on a bulk wafer such as a silicon wafer, an integrated device structure could be achieved that took advantage of the best properties of both the silicon and the compound semiconductor material.




Accordingly, a need exists for a semiconductor structure that provides a high quality monocrystalline compound semiconductor film over another monocrystalline material and for a process for making such a structure.











DESCRIPTION OF THE DRAWINGS




The present invention is illustrated by way of example and not limitation in the accompanying figures, in which like references indicate similar elements, and in which:





FIGS. 1

,


2


,


3


,


9


,


10


illustrate schematically, in cross section, device structures in accordance with various embodiments of the invention;





FIG. 4

illustrates graphically the relationship between maximum attainable film thickness and lattice mismatch between a host crystal and a grown crystalline overlayer;





FIG. 5

illustrates a high resolution Transmission Electron Micrograph of a structure including a monocrystalline accommodating buffer layer;





FIG. 6

illustrates an x-ray diffraction spectrum of a structure including a monocrystalline accommodating buffer layer;





FIG. 7

illustrates a high resolution Transmission Electron Micrograph of a structure including an amorphous oxide layer; and





FIG. 8

illustrates an x-ray diffraction spectrum of a structure including an amorphous oxide layer.











Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of embodiments of the present invention.




DETAILED DESCRIPTION OF THE DRAWINGS





FIG. 1

illustrates schematically, in cross section, a portion of a semiconductor structure


20


suitable for growing a monocrystalline film such as a compound semiconductor layer over a substrate. Semiconductor structure


20


includes a monocrystalline substrate


22


, accommodating buffer layer


24


comprising a monocrystalline material, and an anneal cap layer


30


. In this context, the term “monocrystalline” shall have the meaning commonly used within the semiconductor industry. The term shall refer to materials that are a single crystal or that are substantially a single crystal and shall include those materials having a relatively small number of defects such as dislocations and the like as are commonly found in substrates of silicon or germanium or mixtures of silicon and germanium and epitaxial layers of such materials commonly found in the semiconductor industry.




In accordance with one embodiment of the invention, structure


20


also includes an amorphous intermediate layer


28


positioned between substrate


22


and accommodating buffer layer


24


. Structure


20


may also include a template layer (not illustrated) between the accommodating buffer layer and a subsequently grown cap layer; alternatively, layer


30


may serve as both a cap and a template for subsequent monocrystalline layer growth above the accommodating buffer layer. As will be explained more fully below, the template layer helps to initiate the growth of a monocrystalline layer above the accommodating buffer layer. The amorphous intermediate layer helps to relieve the strain in the accommodating buffer layer and by doing so, aids in the growth of a high crystalline quality accommodating buffer layer.




Substrate


22


, in accordance with an embodiment of the invention, is a monocrystalline semiconductor wafer, preferably of large diameter. The wafer can be of a material from Group IV of the periodic table, and preferably a material from Group IVA. Examples of Group IV semiconductor materials include silicon, germanium, mixed silicon and germanium, mixed silicon and carbon, mixed silicon, germanium and carbon, and the like. Preferably substrate


22


is a wafer containing silicon or germanium, and most preferably is a high quality monocrystalline silicon wafer as used in the semiconductor industry. Accommodating buffer layer


24


is preferably a monocrystalline oxide or nitride material epitaxially grown on the underlying substrate. In accordance with one embodiment of the invention, amorphous intermediate layer


28


is grown on substrate


22


at the interface between substrate


22


and the growing accommodating buffer layer by the oxidation of substrate


22


during the growth of layer


24


. The amorphous intermediate layer serves to relieve strain that might otherwise occur in the monocrystalline accommodating buffer layer as a result of differences in the lattice constants of the substrate and the buffer layer. As used herein, lattice constant refers to the distance between atoms of a cell measured in the plane of the surface. If such strain is not relieved by the amorphous intermediate layer, the strain may cause defects in the crystalline structure of the accommodating buffer layer. Defects in the crystalline structure of the accommodating buffer layer, in turn, would make it difficult to achieve a high quality crystalline structure in films subsequently deposited or grown over the accommodating buffer layer.




Accommodating buffer layer


24


is preferably a monocrystalline oxide or nitride material selected for its crystalline compatibility with the underlying substrate and with the overlying monocrystalline material (e.g., a monocrystalline layer of compound semiconductor material). For example, the material could be an oxide or nitride having a lattice structure matched to the substrate and to the subsequently applied semiconductor material. Materials that are suitable for the accommodating buffer layer include metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Additionally, various nitrides such as gallium nitride, aluminum nitride, and boron nitride may also be used for the accommodating buffer layer. Most of these materials are insulators, although strontium ruthenate, for example, is a conductor. Generally, these materials are metal oxides or metal nitrides, and more particularly, these metal oxides or nitrides are a perovskite structure, having at least two different metallic elements. In some specific applications, the metal oxides or nitride may include three or more different metallic elements.




Amorphous interface layer


28


is preferably an oxide formed by the oxidation of the surface of substrate


22


, and more preferably is composed of a silicon oxide. The thickness of layer


28


is sufficient to relieve strain attributed to mismatches between the lattice constants of substrate


22


and accommodating buffer layer


24


. Typically, layer has a thickness in the range of approximately 0.5-5 nm.




Anneal cap layer


30


may include any material that prevents undesired degradation of layer


24


, or a portion thereof, during an anneal process. In accordance with various embodiments of the invention, layer


30


includes a layer of monocrystalline material, such as a monocrystalline semiconductor material. For example, if a monocrystalline compound semiconductor layer is formed over accommodating buffer layer


24


, layer


30


may include a thin layer of the monocrystalline compound semiconductor layer.





FIG. 2

illustrates, in cross section, a portion of a semiconductor structure


40


in accordance with a further embodiment of the invention. Structure


40


is similar to the previously described semiconductor structure


20


, except that an additional monocrystalline compound semiconductor material layer


26


is formed above anneal cap layer


30


. In accordance with one aspect of this embodiment, structure


40


may include an additional buffer layer positioned between template layer


30


and the overlying layer of compound semiconductor material layer. The additional buffer layer, formed of, for example, a semiconductor or compound semiconductor material, serves to provide a lattice compensation when the lattice constant of the accommodating buffer layer cannot be adequately matched to the overlying monocrystalline material layer.




The compound semiconductor material of layer


26


(and of the accommodating buffer layer) can be selected, as needed for a particular semiconductor structure, from any of the Group IIIA and VA elements (III-V semiconductor compounds), mixed III-V compounds, Group II(A or B) and VIA elements (II-VI semiconductor compounds), and mixed II-VI compounds. Examples include gallium arsenide (GaAs), gallium indium arsenide (GaInAs), gallium aluminum arsenide (GaAlAs), indium phosphide (InP), cadmium sulfide (CdS), cadmium mercury telluride (CdHgTe), zinc selenide (ZnSe), zinc sulfur selenide (ZnSSe), and the like. Suitable template materials chemically bond to the surface of the accommodating buffer layer


24


at selected sites and provide sites for the nucleation of the epitaxial growth of the subsequent compound semiconductor layer


26


. Appropriate materials for the template are discussed below.





FIG. 3

schematically illustrates, in cross section, a portion of a semiconductor structure


34


in accordance with another exemplary embodiment of the invention. Structure


34


is similar to structure


40


, except that structure


34


includes an amorphous buffer material


36


formed of portions of layers


28


and


24


.




As explained in greater detail below, amorphous material


36


may be formed by first forming an accommodating buffer layer and an amorphous interface layer in a similar manner to that described above. Anneal cap


30


is then formed overlying the monocrystalline accommodating buffer layer. The accommodating buffer layer is then exposed to a laser anneal process to convert a portion of the monocrystalline accommodating buffer layer to an amorphous structure, such that structure


34


includes a first portion


38


that was exposed to the anneal process and a second portion


40


that was not exposed or that was shielded from the anneal process. Amorphous material


36


formed in this manner comprises materials from both the accommodating buffer and interface layers, which amorphous layers may or may not amalgamate. Thus, material


36


may comprise one or two amorphous layers. Formation of amorphous material


36


provides a true compliant substrate in portion


38


of structure


34


for subsequent processing—e.g, compound semiconductor layer


26


formation and a monocrystalline oxide material in second portion


40


which may be used to form devices such as wave guides.




Layer


30


may serve as both an anneal cap during material


36


formation and as a template for subsequent semiconductor layer


26


formation. In accordance with this embodiment, layer


30


is thick enough to provide a suitable template for layer


26


growth (at least one monolayer) and thin enough to allow layer


26


to form as a substantially defect free monocrystalline semiconductor compound.




The following non-limiting, illustrative examples illustrate various combinations of materials useful in structures


20


,


40


, and


34


in accordance with various alternative embodiments of the invention. These examples are merely illustrative, and it is not intended that the invention be limited to these illustrative examples.




EXAMPLE 1




In accordance with one embodiment of the invention, monocrystalline substrate


22


is a silicon substrate oriented in the (100) direction. The silicon substrate can be, for example, a silicon substrate as is commonly used in making complementary metal oxide semiconductor (CMOS) integrated circuits having a diameter of about 200-300 mm. In accordance with this embodiment of the invention, accommodating buffer layer


24


is a monocrystalline layer of Sr


z


Ba


1−z


TiO


3


where z ranges from 0 to 1 and the amorphous intermediate layer is a layer of silicon oxide (SiO


x


) formed at the interface between the silicon substrate and the accommodating buffer layer. The value of z is selected to obtain one or more lattice constants closely matched to corresponding lattice constants of subsequently formed layers (e.g., layer


26


). The accommodating buffer layer can have a thickness of about 2 to about 100 nanometers (nm) and preferably has a thickness of about 10 nm. In general, it is desired to have an accommodating buffer layer thick enough to isolate the subsequently formed layer(s) from the substrate to obtain the desired electrical and optical properties. Layers thicker than 100 nm usually provide little additional benefit while increasing cost unnecessarily; however, thicker layers may be fabricated if needed. The amorphous intermediate layer of silicon oxide can have a thickness of about 0.5-5 nm, and preferably a thickness of about 1.5-2.5 nm.




In accordance with this embodiment of the invention, material layer


26


is a layer of gallium arsenide (GaAs) or aluminum gallium arsenide (AlGaAs) having a thickness of about 1 nm to about 100 micrometers (μm) and preferably a thickness of about 0.5 μm to 10 μm. The thickness generally depends on the application for which the layer is being prepared. To facilitate the epitaxial growth of the gallium arsenide or aluminum gallium arsenide on the monocrystalline oxide, a template layer is formed by capping the oxide layer. The template layer is preferably 1-10 monolayers of Ti—As, Sr—O—As, Sr—Ga—O, or Sr—Al—O. By way of a preferred example, 1-2 monolayers of Ti—As or Sr—Ga—O have been shown to successfully grow GaAs layers.




EXAMPLE 2




In accordance with a further embodiment of the invention, monocrystalline substrate


22


is a silicon substrate as described above. The accommodating buffer layer is a monocrystalline oxide of strontium or barium zirconate or hafnate in a cubic or orthorhombic phase with an amorphous intermediate layer of silicon oxide formed at the interface between the silicon substrate and the accommodating buffer layer. The accommodating buffer layer can have a thickness of about 2-100 nm and preferably has a thickness of at least 5 nm to ensure adequate crystalline and surface quality and is formed of a monocrystalline SrZrO


3


, BaZrO


3


, SrHfO


3


, BaSnO


3


or BaHfO


3


. For example, a monocrystalline oxide layer of BaZrO


3


can grow at a temperature of about 700° C. The lattice structure of the resulting crystalline oxide exhibits a 45 degree rotation with respect to the substrate silicon lattice structure.




An accommodating buffer layer formed of these zirconate or hafnate materials is suitable for the growth of compound semiconductor materials in the indium phosphide (InP) system. The compound semiconductor material of layer


26


can be, for example, indium phosphide (InP), indium gallium arsenide (InGaAs), aluminum indium arsenide, (AlInAs), or aluminum gallium indium arsenic phosphide (AlGaInAsP), having a thickness of about 1.0 nm to 10 μm. A suitable template for this structure is 1-10 monolayers of zirconium-arsenic (Zr—As), zirconium-phosphorus (Zr—P), hafnium-arsenic (Hf—As), hafnium-phosphorus (HNf—P), strontium-oxygen-arsenic (Sr—O—As), strontium-oxygen-phosphorus (Sr—O—P), barium-oxygen-arsenic (Ba—O—As), indiumstrontium-oxygen (In—Sr—O), or barium-oxygen-phosphorus (Ba—O—P), and preferably 1-2 monolayers of one of these materials. By way of an example, for a barium zirconate accommodating buffer layer, the surface is terminated with 1-2 monolayers of zirconium followed by deposition of 1-2 monolayers of arsenic to form a Zr—As template. A monocrystalline layer of the compound semiconductor material from the indium phosphide system is then grown on the template layer. The resulting lattice structure of the compound semiconductor material exhibits a 45 degree rotation with respect to the accommodating buffer layer lattice structure and a lattice mismatch to (100) InP of less than 2.5%, and preferably less than about 1.0%.




EXAMPLE 3




In accordance with a further embodiment of the invention, a structure is provided that is suitable for the growth of an epitaxial film of a II-VI material overlying a silicon substrate. The substrate is preferably a silicon wafer as described above. A suitable accommodating buffer layer material is Sr


x


Ba


1−x


TiO


3


, where x ranges from 0 to


1


, having a thickness of about 2-100 nm and preferably a thickness of about 5-15 nm. The II-VI compound semiconductor material can be, for example, zinc selenide (ZnSe) or zinc sulfur selenide (ZnSSe). A suitable template for this material system includes 1-10 monolayers of zinc-oxygen (Zn—O) followed by 1-2 monolayers of an excess of zinc followed by the selenidation of zinc on the surface. Alternatively, a template can be, for example, 1-10 monolayers of strontium-sulfur (Sr—S) followed by the ZnSeS.




EXAMPLE 4




This embodiment of the invention is an example of structure


40


illustrated in

FIG. 2

, including an additional buffer layer (not illustrated) interposed between the accommodating buffer layer and layer


26


. Substrate


22


, monocrystalline oxide layer


24


, and monocrystalline compound semiconductor material layer


26


can be similar to those described in example 1. The additional buffer layer serves to alleviate any strains that might result from a mismatch of the crystal lattice of the accommodating buffer layer and the lattice of the monocrystalline material of layer


26


. The buffer layer can be a layer of germanium or a GaAs, an aluminum gallium arsenide (AlGaAs), an indium gallium phosphide (InGaP), an aluminum gallium phosphide (AlGaP), an indium gallium arsenide (InGaAs), an aluminum indium phosphide (AlInP), a gallium arsenide phosphide (GaAsP), or an indium gallium phosphide (InGaP) strain compensated superlattice. In accordance with one aspect of this embodiment, the buffer layer includes a GaAs


x


P


1−x


superlattice, wherein the value of x ranges from 0 to 1. In accordance with another aspect, the buffer layer includes an In


y


Ga


1−y


P superlattice, wherein the value of y ranges from 0 to 1. By varying the value of x or y, as the case may be, the lattice constant is varied from bottom to top across the superlattice to create a match between lattice constants of the underlying oxide and the overlying monocrystalline material. The compositions of other materials, such as those listed above, may also be similarly varied to manipulate the lattice constant of the additional buffer layer in a like manner. The superlattice can have a thickness of about 50-500 nm and preferably has a thickness of about 100-200 nm. The template for this structure can be the same of that described in example 1. Alternatively, the buffer layer can be a layer of monocrystalline germanium having a thickness of 1-50 nm and preferably having a thickness of about 2-20 nm. In using a germanium buffer layer, a template layer of either germanium-strontium (Ge—Sr) or germanium-titanium (Ge—Ti) having a thickness of about one monolayer can be used as a nucleating site for the subsequent growth of the monocrystalline material layer. The formation of the oxide layer is capped with either a monolayer of strontium or a monolayer of titanium to act as a nucleating site for the subsequent deposition of the monocrystalline germanium. The monolayer of strontium or titanium provides a nucleating site to which the first monolayer of germanium can bond.




EXAMPLE 5




This example also illustrates materials useful in a structure


40


as illustrated in FIG.


2


. Substrate material


22


, accommodating buffer layer


24


, monocrystalline compound semiconductor material layer


26


and template layer


30


can be the same as those described above in example 2. In addition, an additional buffer layer is inserted between the accommodating buffer layer and an overlying monocrystalline material layer. The additional buffer layer, a monocrystalline material, can be, for example, a graded layer of indium gallium arsenide (InGaAs) or indium aluminum arsenide (InAlAs). In accordance with one aspect of this embodiment, the buffer layer includes InGaAs, in which the indium composition varies from 0 to about 47%. The additional buffer layer preferably has a thickness of about 10-30 nm. Varying the composition of the buffer layer from GaAs to InGaAs serves to provide a lattice match between the underlying monocrystalline oxide material and the overlying layer of monocrystalline compound semiconductor material. Such a buffer layer is especially advantageous if there is a lattice mismatch between accommodating buffer layer


24


and monocrystalline material layer


26


.




EXAMPLE 6




This example provides exemplary materials useful in structure


34


, as illustrated in FIG.


3


. Substrate material


22


, template layer


30


, and monocrystalline material layer


26


may be the same as those described above in connection with example 1.




Amorphous material


36


is an amorphous oxide layer which is suitably formed of a combination of amorphous intermediate layer materials (e.g., layer


28


materials as described above) and accommodating buffer layer materials (e.g., layer


24


materials as described above). For example, amorphous material


36


may include a combination of SiO


x


and Sr


z


Ba


1−z


TiO


3


(where z ranges from 0 to 1 ),which combine or mix, at least partially, during an anneal process to form amorphous oxide material


36


in region


38


of structure


34


.




The thickness of layers


24


,


28


and


36


may vary from application to application and may depend on such factors as desired insulating properties of the layers, type of material comprising layer


26


, and the like. In accordance with one exemplary aspect of the present embodiment, material


36


thickness is about 2 nm to about 100 nm, preferably about 2-10 nm, and more preferably about 5-6 nm.




Referring again to

FIGS. 1-3

, substrate


22


is a monocrystalline substrate such as a monocrystalline silicon substrate. The crystalline structure of the monocrystalline substrate is characterized by a lattice constant and by a lattice orientation. In similar manner, accommodating buffer layer


24


is also a monocrystalline material and the lattice of that monocrystalline material is characterized by a lattice constant and a crystal orientation. The lattice constants of the accommodating buffer layer and the monocrystalline substrate must be closely matched or, alternatively, must be such that upon rotation of one crystal orientation with respect to the other crystal orientation, a substantial match in lattice constants is achieved. In this context the terms “substantially equal” and “substantially matched” mean that there is sufficient similarity between the lattice constants to permit the growth of a high quality crystalline layer on the underlying layer.





FIG. 4

illustrates graphically the relationship of the achievable thickness of a grown crystal layer of high crystalline quality as a function of the mismatch between the lattice constants of the host crystal and the grown crystal. Curve


42


illustrates the boundary of high crystalline quality material. The area to the right of curve


42


represents layers that have a large number of defects. With no lattice mismatch, it is theoretically possible to grow an infinitely thick, high quality epitaxial layer on the host crystal. As the mismatch in lattice constants increases, the thickness of achievable, high quality crystalline layer decreases rapidly. As a reference point, for example, if the lattice constants between the host crystal and the grown layer are mismatched by more than about 2%, monocrystalline epitaxial layers in excess of about 20 nm cannot be achieved.




In accordance with one embodiment of the invention, substrate


22


is a (100) or (111) oriented monocrystalline silicon wafer and accommodating buffer layer


24


is a layer of strontium barium titanate. Substantial matching of lattice constants between these two materials is achieved by rotating the crystal orientation of the titanate material by 45° with respect to the crystal orientation of the silicon substrate wafer. The inclusion in the structure of amorphous interface layer


28


, a silicon oxide layer in this example, if it is of sufficient thickness, serves to reduce strain in the titanate monocrystalline layer that might result from any mismatch in the lattice constants of the host silicon wafer and the grown titanate layer. As a result, in accordance with an embodiment of the invention, a high quality, thick, monocrystalline titanate layer is achievable.




Referring to

FIGS. 2-3

, layer


26


is a layer of epitaxially grown monocrystalline material and that crystalline material is also characterized by a crystal lattice constant and a crystal orientation. In accordance with one embodiment of the invention, the lattice constant of layer


26


differs from the lattice constant of substrate


22


. To achieve high crystalline quality in this epitaxially grown monocrystalline layer, the accommodating buffer layer must be of high crystalline quality. In addition, in order to achieve high crystalline quality in layer


26


, substantial matching between the crystal lattice constant of the host crystal, in this case, the monocrystalline accommodating buffer layer, and the grown crystal is desired. With properly selected materials this substantial matching of lattice constants is achieved as a result of rotation of the crystal orientation of the grown crystal with respect to the orientation of the host crystal. If the grown crystal is gallium arsenide, aluminum gallium arsenide, zinc selenide, or zinc sulfur selenide and the accommodating buffer layer is monocrystalline Sr


x


Ba


1−x


TiO


3


, substantial matching of crystal lattice constants of the two materials is achieved, wherein the crystal orientation of the grown layer is rotated by 45° with respect to the orientation of the host monocrystalline oxide. Similarly, if the host material is a strontium or barium zirconate or a strontium or barium hafnate or barium tin oxide and layer


26


is indium phosphide or gallium indium arsenide or aluminum indium arsenide, substantial matching of crystal lattice constants can be achieved by rotating the orientation of the grown crystal layer by 45° with respect to the host oxide crystal. In some instances, a crystalline buffer layer between the host oxide and the grown layer can be used to reduce strain in the grown monocrystalline layer that might result from small differences in lattice constants. Better crystalline quality in the grown monocrystalline layer can thereby be achieved.




The following example illustrates a process, in accordance with one embodiment of the invention, for fabricating a semiconductor structure such as the structures depicted in

FIGS. 1-3

. The process starts by providing a monocrystalline semiconductor substrate comprising silicon or germanium. In accordance with a preferred embodiment of the invention, the semiconductor substrate is a silicon wafer having a (100) orientation. The substrate is preferably oriented on axis or, at most, about 0.5° off axis. At least a portion of the semiconductor substrate has a bare surface, although other portions of the substrate, as described below, may encompass other structures. The term “bare” in this context means that the surface in the portion of the substrate has been cleaned to remove any oxides, contaminants, or other foreign material. As is well known, bare silicon is highly reactive and readily forms a native oxide. The term “bare” is intended to encompass such a native oxide. A thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process in accordance with the invention. In order to epitaxially grow a monocrystalline oxide layer overlying the monocrystalline substrate, the native oxide layer must first be removed to expose the crystalline structure of the underlying substrate. The following process is preferably carried out by molecular beam epitaxy (MBE), although other epitaxial processes may also be used in accordance with the present invention. The native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and barium, or other alkali earth metals or combinations of alkali earth metals in an MBE apparatus. In the case where strontium is used, the substrate is then heated to a temperature of about 750° C. to cause the strontium to react with the native silicon oxide layer. The strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface. The resultant surface, which exhibits an ordered 2×1 structure, includes strontium, oxygen, and silicon. The ordered 2×1 structure forms a template for the ordered growth of an overlying layer of a monocrystalline oxide. The template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer.




In accordance with an alternate embodiment of the invention, the native silicon oxide can be converted and the substrate surface can be prepared for the growth of a monocrystalline oxide layer by depositing an alkali earth metal oxide, such as strontium oxide, strontium barium oxide, or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750° C. At this temperature a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2×1 structure with strontium, oxygen, and silicon remaining on the substrate surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer.




Following the removal of the silicon oxide from the surface of the substrate, in accordance with one embodiment of the invention, the substrate is cooled to a temperature in the range of about 200-800° C. and a layer of strontium titanate is grown on the template layer by molecular beam epitaxy. The MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources. The ratio of strontium and titanium is approximately 1:1. The partial pressure of oxygen is initially set at a minimum value to grow stochiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value. The overpressure of oxygen causes the growth of an amorphous silicon oxide layer at the interface between the underlying substrate and the growing strontium titanate layer. The growth of the silicon oxide layer results from the diffusion of oxygen through the growing strontium titanate layer to the interface where the oxygen reacts with silicon at the surface of the underlying substrate. The strontium titanate grows as an ordered monocrystal with the crystalline orientation rotated by 45° with respect to the ordered 2×1 crystalline structure of the underlying substrate. Strain that otherwise might exist in the strontium titanate layer because of the small mismatch in lattice constant between the silicon substrate and the growing crystal is relieved in the amorphous silicon oxide intermediate layer.




After the strontium titanate layer has been grown to the desired thickness, the monocrystalline strontium titanate is capped by a template layer that is conducive to the subsequent growth of an epitaxial layer of a desired material. For the subsequent growth of a layer of gallium arsenide, the MBE growth of the strontium titanate monocrystalline layer can be capped by terminating the growth with 1-2 monolayers of titanium, 1-2 monolayers of titanium-oxygen or with 1-2 monolayers of strontium-oxygen. Following the formation of this capping layer, arsenic is deposited to form a Ti—As bond, a Ti—O—As bond or a Sr—O—As. Any of these form an appropriate template for deposition and formation of a gallium arsenide monocrystalline layer. Following the formation of the template, gallium is subsequently introduced to the reaction with the arsenic and gallium arsenide forms. Alternatively, gallium can be deposited on the capping layer to form a Sr—O—Ga bond, and arsenic is subsequently introduced with the gallium to form the GaAs.





FIG. 5

is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with the present invention. Single crystal SrTiO


3


accommodating buffer layer


24


was grown epitaxially on silicon substrate


22


. During this growth process, amorphous interfacial layer


28


is formed which relieves strain due to lattice mismatch. GaAs compound semiconductor layer


26


was then grown epitaxially over layer


24


using a suitable template.





FIG. 6

illustrates an x-ray diffraction spectrum taken on a structure including GaAs compound semiconductor layer


26


grown on silicon substrate


22


using accommodating buffer layer


24


. The peaks in the spectrum indicate that both the accommodating buffer layer


24


and GaAs compound semiconductor layer


26


are single crystal and (100) orientated.




As noted above, structures in accordance with the present invention may include an additional buffer layer interposed between the accommodating buffer layer and layer


26


. In this case, the buffer layer is formed overlying the template layer before the deposition of the monocrystalline layer


26


. If the buffer layer is a compound semiconductor superlattice, such a superlattice can be deposited, by MBE for example, on the template described above. If instead the buffer layer is a layer of germanium, the process above is modified to cap the strontium titanate monocrystalline layer with a final layer of either strontium or titanium and then by depositing germanium to react with the strontium or titanium. The germanium buffer layer can then be deposited directly on this template.




Structure


34


, illustrated in

FIG. 3

, may be formed by growing an accommodating buffer layer, forming an amorphous oxide layer over substrate


22


, and growing layer


26


over the accommodating buffer layer, as described above. The accommodating buffer layer and the amorphous oxide layer are then exposed to a laser anneal process sufficient to change the crystalline structure of the accommodating buffer layer from monocrystalline to amorphous, thereby forming an amorphous layer such that the combination of the amorphous oxide layer and the now amorphous accommodating buffer layer form a single amorphous oxide material


36


. Alternatively, the anneal process may be carried out subsequent to growth of layer


26


.




In accordance with the present invention, material


36


is formed by exposing the accommodating buffer layer and the amorphous oxide layer in region


38


to laser anneal process, while shielding portion


40


from light emitted from the laser.




Portion


40


may be shielded from the light emitted from the laser in a variety of ways. For example, area


38


may be exposed to laser energy or light by rastering a light beam emitted from the laser only over portion


38


. Alternatively, portion


40


may be protected from the laser beam by forming a mask over portion


40


. Suitable mask materials include, for example, oxides such as silicon oxide, nitrides such as silicon nitrides, and metals, which are commonly used in the manufacturing of semiconductor devices.




Using laser annealing techniques may be advantageous for several reasons. In particular, laser annealing techniques allow formation of material


36


without exposing the entire structure


34


to a heat source—only a portion


38


need be exposed to the laser beam. Furthermore, laser annealing facilitates preferential heating of various layers (e.g., layer


24


) within structure


34


.




Generally, materials only absorb energy from a light beam if the energy of the beam is greater than the bandgap energy of the material. The relationship between absorbed energy wavelengths and the bandgap of a material is represented by Equation 1.








E=hc/


8  Equation 1






where E is the bandgap energy of a material, h is Plank's constant, c is the speed of light, and 8 is the wavelength of light emitted from the laser. For example, in the case of GaAs, which has a bandgap energy of about 1.43 eV, the maximum wavelength that will be absorbed by the GaAs is about 850 nm. Thus, for structures similar to structure where layer


26


is GaAs, light having wavelengths greater than about 850 nm may be used to, for example, preferably heat the silicon substrate (because the energy is not appreciably absorbed by the GaAs), which in turn provides heat to the accommodating buffer layer to cause the buffer layer to become amorphous.





FIG. 7

is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with the embodiment of the invention illustrated in FIG.


3


. In accordance with this embodiment, a single crystal SrTiO


3


accommodating buffer layer was grown epitaxially on silicon substrate


22


. During this growth process, an amorphous interfacial layer forms as described above. Next, GaAs layer


26


is formed above the accommodating buffer layer and the accommodating buffer layer is exposed to an anneal process to form amorphous oxide material


36


.





FIG. 8

illustrates an x-ray diffraction spectrum taken on a structure including GaAs compound semiconductor layer


26


and amorphous oxide material


36


formed on silicon substrate


22


. The peaks in the spectrum indicate that GaAs compound semiconductor layer


26


is single crystal and (100) orientated and the lack of peaks around 40 to 50 degrees indicates that material


36


is amorphous.




The process described above illustrates a process for forming a semiconductor structure including a silicon substrate, an overlying oxide layer, and a monocrystalline gallium arsenide compound semiconductor layer by the process of molecular beam epitaxy. The process can also be carried out by the process of chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like. Further, by a similar process, other monocrystalline accommodating buffer layers such as alkaline earth metal titanates, zirconates, hafnates, tantalates, vanadates, ruthenates, and niobates, tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide can also be grown. Further, by a similar process such as MBE, other III-V and II-VI monocrystalline compound semiconductor layers can be deposited overlying the monocrystalline oxide accommodating buffer layer.




Each of the variations of epitaxially grown materials uses an appropriate template for initiating the growth of the respective material. For example, if the accommodating buffer layer is an alkaline earth metal zirconate, the oxide can be capped by a thin layer of zirconium. The deposition of zirconium can be followed by the deposition of arsenic or phosphorus to react with the zirconium as a precursor to depositing indium gallium arsenide, indium aluminum arsenide, or indium phosphide respectively. Similarly, if the monocrystalline oxide accommodating buffer layer is an alkaline earth metal hafnate, the oxide layer can be capped by a thin layer of hafnium. The deposition of hafnium is followed by the deposition of arsenic or phosphorous to react with the hafnium as a precursor to the growth of an indium gallium arsenide, indium aluminum arsenide, or indium phosphide layer, respectively. In a similar manner, strontium titanate can be capped with a layer of strontium or strontium and oxygen and barium titanate can be capped with a layer of barium or barium and oxygen. Each of these depositions can be followed by the deposition of arsenic or phosphorus to react with the capping material to form a template for the deposition of a compound semiconductor material layer comprising indium gallium arsenide, indium aluminum arsenide, or indium phosphide.





FIG. 9

illustrates schematically, in cross section, a device structure


50


in accordance with a further embodiment of the invention. Device structure


50


includes a monocrystalline semiconductor substrate


52


, preferably a monocrystalline silicon wafer. Monocrystalline semiconductor substrate


52


includes two regions,


53


and


54


. An electrical semiconductor component generally indicated by the dashed line


56


is formed, at least partially, in region


53


. Electrical component


56


can be a resistor, a capacitor, an active semiconductor component such as a diode or a transistor or an integrated circuit such as a CMOS integrated circuit. For example, electrical semiconductor component


56


can be a CMOS integrated circuit configured to perform digital signal processing or another function for which silicon integrated circuits are well suited. The electrical semiconductor component in region


53


can be formed by conventional semiconductor processing as well known and widely practiced in the semiconductor industry.




Once device


56


is formed, layers that may have been formed or deposited during the processing of semiconductor component


56


in region


53


are removed from at least a portion of a surface in region


53


and from the surface of region


54


to provide a bare silicon surface. As is well known, bare silicon surfaces are highly reactive and a native silicon oxide layer can quickly form on the bare surface. A layer of barium or barium and oxygen is deposited onto the native oxide layer on the bare surface and is reacted with the oxidized surface to form a first template layer (not shown). In accordance with one embodiment of the invention a monocrystalline oxide material


58


is formed overlying the template layer by a process of molecular beam epitaxy. Reactants including barium, titanium and oxygen are deposited onto the template layer to form the monocrystalline oxide layer. Initially during the deposition, the partial pressure of oxygen is kept near the minimum necessary to fully react with the barium and titanium to form the monocrystalline barium titanate layer. The partial pressure of oxygen is then increased to provide an overpressure of oxygen and to allow oxygen to diffuse through the growing monocrystalline oxide layer. The oxygen diffusing through the barium titanate reacts with silicon at the surface to form an amorphous material


57


of silicon oxide at the interface between the silicon substrate and the monocrystalline oxide.




In accordance with an embodiment of the invention, the step of depositing the monocrystalline oxide layer is terminated by depositing a second template layer


60


, which can be 1-10 monolayers of titanium, barium, strontium, barium and oxygen, titanium and oxygen, or strontium and oxygen. A layer


64


of a monocrystalline semiconductor material is then deposited overlying the second template layer by a process of molecular beam epitaxy. The deposition of layer


64


may be initiated by depositing a layer of arsenic onto the template. This initial step is followed by depositing gallium and arsenic to form monocrystalline gallium arsenide.




In accordance with one aspect of the present embodiment, after semiconductor layer


60


formation, the monocrystalline titanate layer and the silicon oxide layer, which is interposed between substrate


52


and the titanate layer, of region


54


are exposed to a laser anneal process such that the titanate and oxide layers form an amorphous oxide material


62


. An additional compound semiconductor layer


66


is then epitaxially grown over layer


64


, using the techniques described above in connection with layer


64


, to form compound semiconductor layer


67


. Alternatively, the above described anneal process can be performed after formation of additional compound semiconductor layer


66


. However, forming amorphous layer


62


prior to growth of layer


66


is advantageous because it provides a true compliant substrate for the growth of layer


66


. Layer


66


material deposited in region


53


may include more defects than the number of defects in material


66


layer in region


54


, because any strain in layers


60


,


64


in region


53


are not relieved via an anneal process.




In accordance with a further embodiment of the invention, a semiconductor component, generally indicated by a dashed line


68


is formed, at least partially, in compound semiconductor layer


66


. Semiconductor component


68


can be formed by processing steps conventionally used in the fabrication of gallium arsenide or other III-V compound semiconductor material devices. Semiconductor component


68


can be any active or passive component, and preferably is a semiconductor laser, an electromagnetic radiation (e.g., light—infra red to ultra violet radiation) emitting device, an electromagnetic radiation detector such as a photodetector, a heterojunction bipolar transistor (HBT), a high frequency MESFET, or another component that utilizes and takes advantage of the physical properties of compound semiconductor materials. A metallic conductor schematically indicated by the line


70


can be formed to electrically couple device


68


and device


56


, thus implementing an integrated device that includes at least one component formed in the silicon substrate and one device formed in the monocrystalline compound semiconductor material layer. Although illustrative structure


50


has been described as a structure formed on a silicon substrate


52


and having a barium (or strontium) titanate layer and a gallium arsenide layer


66


, similar devices can be fabricated using other monocrystalline substrates, oxide layers and other monocrystalline compound semiconductor layers as described elsewhere in this disclosure.




As noted above, in accordance with an embodiment of the invention, portion


53


is not exposed to an anneal process, such that material


58


remains in monocrystalline form. Monocrystalline material


58


may be used to form, for example, a wave guide between device formed using substrate


52


(e.g., device


56


) to another device.





FIG. 10

illustrates a semiconductor structure


72


in accordance with a further embodiment of the invention. Structure


72


includes a monocrystalline semiconductor substrate


74


such as a monocrystalline silicon wafer that includes a region


75


and a region


76


. An electrical component schematically illustrated by the dashed line


78


is formed in region


75


using conventional silicon device processing techniques commonly used in the semiconductor industry. Using process steps similar to those described above, a monocrystalline oxide material


96


and an intermediate amorphous silicon oxide material


98


are formed overlying substrate


74


. A template layer


80


and subsequently a monocrystalline semiconductor layer


82


are formed overlying the monocrystalline oxide layer. An amorphous oxide material


84


is then formed in region


76


by exposing the monocrystalline oxide and silicon oxide films to a laser anneal process. An additional monocrystalline oxide layer


86


is then formed overlying layer


82


by process steps similar to those used to form the monocrystalline oxide material described above, and an additional monocrystalline semiconductor layer


90


is formed overlying monocrystalline oxide layer


86


by process steps similar to those used to form layer


82


. Monocrystalline oxide layer


86


may desirably be exposed to an additional laser anneal process to cause the material to become amorphous. However, in accordance with various aspects of this embodiment, layer


86


retains its monocrystalline form. In accordance with one embodiment of the invention, at least one of layers


82


and


90


are formed from a compound semiconductor material.




A semiconductor component generally indicated by a dashed line


92


is formed at least partially in monocrystalline semiconductor layer


82


. In accordance with one embodiment of the invention, semiconductor component


92


may include a field effect transistor having a gate dielectric formed, in part, by monocrystalline oxide layer


86


. In addition, monocrystalline semiconductor layer


90


can be used to implement the gate electrode of that field effect transistor. In accordance with one embodiment of the invention, monocrystalline semiconductor layer


82


is formed from a group III-V compound and semiconductor component


92


is a radio frequency amplifier that takes advantage of the high mobility characteristic of group III-V component materials. In accordance with yet a further embodiment of the invention, an electrical interconnection schematically illustrated by the line


94


electrically interconnects component


78


and component


92


.




Clearly, these embodiments of integrated circuits having compound semiconductor portions and Group IV semiconductor portions, are meant to illustrate embodiments of the present invention and not limit the present invention. There are multiplicity of other combinations and other embodiments of the present invention. For example, the compound semiconductor portion may include light emitting diodes, photodetectors, diodes, or the like, and the Group IV semiconductor can include digital logic, memory arrays, and most structures that can be formed in conventional MOS integrated circuits. By using embodiments of the present invention, it is now simpler to integrate devices that work better in compound semiconductor materials with other components that work better or are easily and/or inexpensively formed within Group IV semiconductor materials. This allows a device to be shrunk, the manufacturing costs to decrease, and yield and reliability to increase.




Although not illustrated, a monocrystalline Group IV wafer can be used in forming only compound semiconductor electrical components over the wafer. In this manner, the wafer is essentially a “handle” wafer used during the fabrication of the compound semiconductor electrical components within a monocrystalline compound semiconductor layer overlying the wafer. Therefore, electrical components can be formed within III-V or II-VI semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters.




By the use of this type of substrate, a relatively inexpensive “handle” wafer overcomes the fragile nature of the compound semiconductor wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within the compound semiconductor material even though the substrate itself may include a Group IV semiconductor material. Fabrication costs for compound semiconductor devices should decrease because larger substrates can be processed more economically and more readily compared to the relatively smaller and more fragile conventional compound semiconductor wafers.




In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.




Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential features or elements of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.



Claims
  • 1. A process for fabricating a semiconductor structure, comprising:exposing a (100) surface of a monocrystalline silicon substrate, said surface comprising strontium and silicon, to strontium, titanium and oxygen while varying a partial pressure of oxygen so as to 1) epitaxially grow a 2 to 100 nm thick ordered monocrystalline layer of strontium titanate having a (100) crystal orientation rotated by 45° with respect to the (100) surface of the monocrystalline silicon substrate and 2) form an amorphous silicon oxide layer at the interface between the silicon substrate and the growing strontium titanate layer; forming, on the monocrystalline layer of strontium titanate, a template layer of Ti—As, Sr—O—As, Sr—Ga—O or Sr—Al—O; and exposing the template layer to gallium and arsenic to epitaxially grow a monocrystalline (100) GaAs layer on the monocrystalline layer of strontium titanate, wherein said partial pressure of oxygen is initially set at a value to grow stochiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute and, after initiating growth of strontium titanate, the partial pressure of oxygen is increased above said value to cause growth of said amorphous silicon oxide layer at the interface between the silicon substrate and the growing strontium titanate layer.
  • 2. The process of claim 1, wherein said structure is a wafer.
  • 3. The process of claim 1, wherein said structure is a light emitting diode.
  • 4. The process of claim 1, wherein said structure is a laser.
  • 5. The process of claim 1, wherein said template layer is a layer of Ti—As.
US Referenced Citations (446)
Number Name Date Kind
3670213 Nakawaga et al. Jun 1972 A
3766370 Walther Oct 1973 A
3802967 Ladany et al. Apr 1974 A
3914137 Huffman et al. Oct 1975 A
3935031 Adler Jan 1976 A
4006989 Andringa Feb 1977 A
4084130 Holton Apr 1978 A
4120588 Chaum Oct 1978 A
4146297 Alferness et al. Mar 1979 A
4174422 Matthews et al. Nov 1979 A
4242595 Lehovec Dec 1980 A
4284329 Smith et al. Aug 1981 A
4289920 Hovel Sep 1981 A
4297656 Pan Oct 1981 A
4392297 Little Jul 1983 A
4398342 Pitt et al. Aug 1983 A
4404265 Manasevit Sep 1983 A
4424589 Thomas et al. Jan 1984 A
4439014 Stacy et al. Mar 1984 A
4442590 Stockton et al. Apr 1984 A
4452720 Harada et al. Jun 1984 A
4459325 Nozawa et al. Jul 1984 A
4482422 McGinn et al. Nov 1984 A
4482906 Hovel et al. Nov 1984 A
4484332 Hawrylo Nov 1984 A
4503540 Nakashima et al. Mar 1985 A
4523211 Morimoto et al. Jun 1985 A
4594000 Falk et al. Jun 1986 A
4629821 Bronstein-Bonte et al. Dec 1986 A
4661176 Manasevit Apr 1987 A
4667088 Kramer May 1987 A
4667212 Nakamura May 1987 A
4681982 Yoshida Jul 1987 A
4748485 Vasudev May 1988 A
4756007 Qureshi et al. Jul 1988 A
4772929 Manchester et al. Sep 1988 A
4773063 Hunsperger et al. Sep 1988 A
4774205 Choi et al. Sep 1988 A
4793872 Meunier et al. Dec 1988 A
4802182 Thornton et al. Jan 1989 A
4815084 Scifres et al. Mar 1989 A
4841775 Ikeda et al. Jun 1989 A
4845044 Ariyoshi et al. Jul 1989 A
4846926 Kay et al. Jul 1989 A
4855249 Akasaki et al. Aug 1989 A
4868376 Lessin et al. Sep 1989 A
4872046 Morkoc et al. Oct 1989 A
4876208 Gustafson et al. Oct 1989 A
4876219 Eshita et al. Oct 1989 A
4882300 Inoue et al. Nov 1989 A
4885376 Verkade Dec 1989 A
4888202 Murakami et al. Dec 1989 A
4889402 Reinhart Dec 1989 A
4891091 Shastry Jan 1990 A
4896194 Suzuki Jan 1990 A
4901133 Curran et al. Feb 1990 A
4910164 Shichijo Mar 1990 A
4912087 Aslam et al. Mar 1990 A
4928154 Umeno et al. May 1990 A
4934777 Jou et al. Jun 1990 A
4952420 Walters Aug 1990 A
4959702 Moyer et al. Sep 1990 A
4963508 Umeno et al. Oct 1990 A
4963949 Wanlass et al. Oct 1990 A
4965649 Zanio et al. Oct 1990 A
4981714 Ohno et al. Jan 1991 A
4984043 Vinal Jan 1991 A
4999842 Huang et al. Mar 1991 A
5018816 Murray et al. May 1991 A
5028976 Ozaki et al. Jul 1991 A
5051790 Hammer Sep 1991 A
5053835 Horikawa et al. Oct 1991 A
5055445 Belt et al. Oct 1991 A
5055835 Sutton Oct 1991 A
5060031 Abrokwah et al. Oct 1991 A
5063081 Cozzette et al. Nov 1991 A
5063166 Mooney et al. Nov 1991 A
5067809 Tsubota Nov 1991 A
5073981 Giles et al. Dec 1991 A
5075743 Behfar-Rad Dec 1991 A
5081062 Vasudev et al. Jan 1992 A
5103494 Mozer Apr 1992 A
5116461 Lebby et al. May 1992 A
5119448 Schaefer et al. Jun 1992 A
5122852 Chan et al. Jun 1992 A
5127067 Delcoco et al. Jun 1992 A
5130762 Kulick Jul 1992 A
5132648 Trinh et al. Jul 1992 A
5140651 Soref et al. Aug 1992 A
5141894 Bisaro et al. Aug 1992 A
5143854 Pirrung et al. Sep 1992 A
5144409 Ma Sep 1992 A
5155658 Inam et al. Oct 1992 A
5159413 Calviello et al. Oct 1992 A
5081519 Nishimura et al. Nov 1992 A
5163118 Lorenzo et al. Nov 1992 A
5173474 Connell et al. Dec 1992 A
5173835 Cornett et al. Dec 1992 A
5181085 Moon et al. Jan 1993 A
5185589 Krishnaswamy et al. Feb 1993 A
5191625 Gustavsson Mar 1993 A
5194397 Cook et al. Mar 1993 A
5194917 Regener Mar 1993 A
5198269 Swartz et al. Mar 1993 A
5208182 Narayan et al. May 1993 A
5210763 Lewis et al. May 1993 A
5216729 Berger et al. Jun 1993 A
5221367 Chisholm et al. Jun 1993 A
5225031 McKee et al. Jul 1993 A
5227196 Itoh Jul 1993 A
5244818 Jokers et al. Sep 1993 A
5248564 Ramesh Sep 1993 A
5260394 Tazaki et al. Nov 1993 A
5266355 Wernberg et al. Nov 1993 A
5270298 Ramesh Dec 1993 A
5280013 Newman et al. Jan 1994 A
5281834 Cambou et al. Jan 1994 A
5283462 Stengel Feb 1994 A
5286985 Taddiken Feb 1994 A
5293050 Chapple-Sokol et al. Mar 1994 A
5306649 Hebert Apr 1994 A
5310707 Oishi et al. May 1994 A
5312765 Kanber May 1994 A
5314547 Heremans et al. May 1994 A
5323023 Fork Jun 1994 A
5326721 Summerfelt Jul 1994 A
5334556 Guldi Aug 1994 A
5352926 Andrews Oct 1994 A
5356509 Terranova et al. Oct 1994 A
5356831 Calviello et al. Oct 1994 A
5357122 Okubora et al. Oct 1994 A
5358925 Connell et al. Oct 1994 A
5371734 Fischer Dec 1994 A
5372992 Itozaki et al. Dec 1994 A
5373166 Buchan et al. Dec 1994 A
5391515 Kao et al. Feb 1995 A
5393352 Summerfelt Feb 1995 A
5394489 Koch Feb 1995 A
5395663 Tabata et al. Mar 1995 A
5397428 Stoner et al. Mar 1995 A
5399898 Rostoker Mar 1995 A
5404581 Honjo Apr 1995 A
5405802 Yamagata et al. Apr 1995 A
5406202 Mehrgardt et al. Apr 1995 A
5418216 Fork May 1995 A
5418389 Watanabe May 1995 A
5420102 Harshavardhan et al. May 1995 A
5427988 Sengupta et al. Jun 1995 A
5436759 Dijaii et al. Jul 1995 A
5438584 Paoli et al. Aug 1995 A
5441577 Sasaki et al. Aug 1995 A
5442191 Ma Aug 1995 A
5442561 Yoshizawa et al. Aug 1995 A
5444016 Abrokwah et al. Aug 1995 A
5450812 McKee et al. Sep 1995 A
5452118 Maruska Sep 1995 A
5453727 Shibasaki et al. Sep 1995 A
5466631 Ichikawa et al. Nov 1995 A
5679965 Schetzina Nov 1995 A
5473047 Shi Dec 1995 A
5473171 Summerfelt Dec 1995 A
5478653 Guenzer Dec 1995 A
5479033 Baca et al. Dec 1995 A
5479317 Ramesh Dec 1995 A
5480829 Abrokwah et al. Jan 1996 A
5481102 Hazelrigg, Jr. Jan 1996 A
5482003 McKee et al. Jan 1996 A
5484664 Kitihara et al. Jan 1996 A
5486406 Shi Jan 1996 A
5491461 Partin et al. Feb 1996 A
5492859 Sakaguchi et al. Feb 1996 A
5494711 Takeda et al. Feb 1996 A
5504035 Rostoker et al. Apr 1996 A
5504183 Shi Apr 1996 A
5511238 Bayraktaroglu Apr 1996 A
5512773 Wolf et al. Apr 1996 A
5514484 Nashimoto May 1996 A
5514904 Onga et al. May 1996 A
5515047 Yamakido et al. May 1996 A
5515810 Yamashita et al. May 1996 A
5516725 Chang et al. May 1996 A
5519235 Ramesh May 1996 A
5528057 Yanagase et al. Jun 1996 A
5528067 Farb et al. Jun 1996 A
5528414 Oakley Jun 1996 A
5530235 Stefik et al. Jun 1996 A
5538941 Findikoglu et al. Jul 1996 A
5541422 Wolf et al. Jul 1996 A
5549977 Jin et al. Aug 1996 A
5551238 Prueitt Sep 1996 A
5552547 Shi Sep 1996 A
5553089 Seki et al. Sep 1996 A
5556463 Guenzer Sep 1996 A
5561305 Smith Oct 1996 A
5569953 Kikkawa et al. Oct 1996 A
5572052 Kashihara et al. Nov 1996 A
5576879 Nashimoto Nov 1996 A
5588995 Sheldon Dec 1996 A
5589284 Summerfelt et al. Dec 1996 A
5596205 Reedy et al. Jan 1997 A
5596214 Endo Jan 1997 A
5602418 Imai et al. Feb 1997 A
5603764 Matsuda et al. Feb 1997 A
5606184 Abrokwah et al. Feb 1997 A
5608046 Cook et al. Mar 1997 A
5610744 Ho et al. Mar 1997 A
5614739 Abrokwah et al. Mar 1997 A
5619051 Endo Apr 1997 A
5621227 Joshi Apr 1997 A
5623439 Gotoh et al. Apr 1997 A
5623552 Lane Apr 1997 A
5629534 Inuzuka et al. May 1997 A
5633724 King et al. May 1997 A
5635433 Sengupta Jun 1997 A
5640267 May et al. Jun 1997 A
5650646 Summerfelt Jul 1997 A
5656382 Nashimoto Aug 1997 A
5659180 Shen et al. Aug 1997 A
5661112 Hatta et al. Aug 1997 A
5668048 Kondo et al. Sep 1997 A
5670798 Schetzina Sep 1997 A
5670800 Nakao et al. Sep 1997 A
5674366 Hayashi et al. Oct 1997 A
5682046 Takahashi et al. Oct 1997 A
5686741 Ohori et al. Nov 1997 A
5689123 Major et al. Nov 1997 A
5725641 MacLeod Mar 1998 A
5729394 Sevier et al. Mar 1998 A
5729641 Chandonnet et al. Mar 1998 A
5731220 Tsu et al. Mar 1998 A
5733641 Fork et al. Mar 1998 A
5734672 McMinn et al. Mar 1998 A
5735949 Mantl et al. Apr 1998 A
5741724 Ramdani et al. Apr 1998 A
5745631 Reinker Apr 1998 A
5753300 Wessels et al. May 1998 A
5753928 Krause May 1998 A
5754319 Van De Voorde et al. May 1998 A
5760426 Marx et al. Jun 1998 A
5760427 Onda Jun 1998 A
5764676 Paoli et al. Jun 1998 A
5767543 Ooms et al. Jun 1998 A
5770887 Tadatomo et al. Jun 1998 A
5776359 Schultz et al. Jul 1998 A
5776621 Nashimoto Jul 1998 A
5777350 Nakamura et al. Jul 1998 A
5777762 Yamamoto Jul 1998 A
5778018 Yoshikawa et al. Jul 1998 A
5778116 Tomich Jul 1998 A
5780311 Beasom et al. Jul 1998 A
5789733 Jachimowicz et al. Aug 1998 A
5789845 Wadaka et al. Aug 1998 A
5790583 Ho Aug 1998 A
5792569 Sun et al. Aug 1998 A
5792679 Nakato Aug 1998 A
5796648 Kawakubo et al. Aug 1998 A
5801072 Barber Sep 1998 A
5801105 Yano et al. Sep 1998 A
5807440 Kubota et al. Sep 1998 A
5810923 Yano et al. Sep 1998 A
5812272 King et al. Sep 1998 A
5814583 Itozaki et al. Sep 1998 A
4777613 Shahan et al. Oct 1998 A
5825055 Summerfelt Oct 1998 A
5825799 Ho et al. Oct 1998 A
5827755 Yonchara et al. Oct 1998 A
5828080 Yano et al. Oct 1998 A
5830270 McKee et al. Nov 1998 A
5833603 Kovacs et al. Nov 1998 A
5834362 Miyagaki et al. Nov 1998 A
5838035 Ramesh Nov 1998 A
5844260 Ohori Dec 1998 A
5846846 Suh et al. Dec 1998 A
5852687 Wickham Dec 1998 A
5857049 Beranek et al. Jan 1999 A
5858814 Goossen et al. Jan 1999 A
5861966 Ortel Jan 1999 A
5863326 Nause et al. Jan 1999 A
5869845 Vander Wagt et al. Feb 1999 A
5872493 Ella Feb 1999 A
5873977 Desu et al. Feb 1999 A
5874860 Brunel et al. Feb 1999 A
5879956 Seon et al. Mar 1999 A
5880452 Plesko Mar 1999 A
5883564 Partin Mar 1999 A
5883996 Knapp et al. Mar 1999 A
5886867 Chivukula et al. Mar 1999 A
5888296 Ooms et al. Mar 1999 A
5889296 Imamura et al. Mar 1999 A
5896476 Wisseman et al. Apr 1999 A
5907792 Droopad et al. May 1999 A
5912068 Jia Jun 1999 A
5926493 O'Brien et al. Jul 1999 A
5926496 Ho et al. Jul 1999 A
5937274 Kondow et al. Aug 1999 A
5937285 Abrokwah et al. Aug 1999 A
5948161 Kizuki Sep 1999 A
5953468 Finnila et al. Sep 1999 A
5955591 Imbach et al. Sep 1999 A
5959879 Koo Sep 1999 A
5962069 Schindler et al. Oct 1999 A
5963291 Wu et al. Oct 1999 A
5966323 Chen et al. Oct 1999 A
5977567 Verdiell Nov 1999 A
5981400 Lo Nov 1999 A
5981976 Murasato Nov 1999 A
5981980 Miyajima et al. Nov 1999 A
5984190 Nevill Nov 1999 A
5987011 Toh Nov 1999 A
5990495 Ohba Nov 1999 A
5995359 Klee et al. Nov 1999 A
5995528 Fukunaga et al. Nov 1999 A
6002375 Corman et al. Dec 1999 A
6008762 Nghiem Dec 1999 A
6011641 Shin et al. Jan 2000 A
6011646 Mirkarimi et al. Jan 2000 A
6013553 Wallace et al. Jan 2000 A
6020222 Wollesen Feb 2000 A
6022140 Fraden et al. Feb 2000 A
6022410 Yu et al. Feb 2000 A
6022963 McGall et al. Feb 2000 A
6023082 McKee et al. Feb 2000 A
6028853 Haartsen Feb 2000 A
6039803 Fitzgerald et al. Mar 2000 A
6045626 Yano et al. Apr 2000 A
6046464 Schetzina Apr 2000 A
6048751 D'Asaro et al. Apr 2000 A
6049702 Tham et al. Apr 2000 A
6051858 Uchida et al. Apr 2000 A
6055179 Koganei et al. Apr 2000 A
6058131 Pan May 2000 A
6064078 Northrup et al. May 2000 A
6064092 Park May 2000 A
6078717 Nashimoto et al. Jun 2000 A
6087681 Shakuda Jun 2000 A
6083697 Beecher et al. Jul 2000 A
6088216 Laibowitz et al. Jul 2000 A
6090659 Laibowitz et al. Jul 2000 A
6093302 Montgomery Jul 2000 A
6096584 Ellis-Monaghan et al. Aug 2000 A
6100578 Suzuki Aug 2000 A
6103008 McKee et al. Aug 2000 A
6103403 Grigorian et al. Aug 2000 A
6107653 Fitzgerald Aug 2000 A
6107721 Lakin Aug 2000 A
6108125 Yano Aug 2000 A
6113690 Yu et al. Sep 2000 A
6114996 Nghiem Sep 2000 A
6121642 Newns Sep 2000 A
6121647 Yano et al. Sep 2000 A
6128178 Newns Oct 2000 A
6134114 Ungermann et al. Oct 2000 A
6136666 So Oct 2000 A
6137603 Henmi Oct 2000 A
6139483 Seabaugh et al. Oct 2000 A
6143072 McKee et al. Nov 2000 A
6143366 Lu Nov 2000 A
6146906 Inoue et al. Nov 2000 A
6150239 Goesele et al. Nov 2000 A
6153010 Kiyoku et al. Nov 2000 A
6153454 Krivokapic Nov 2000 A
6156581 Vaudo et al. Dec 2000 A
6173474 Conrad Jan 2001 B1
6174755 Manning Jan 2001 B1
6175497 Tseng et al. Jan 2001 B1
6175555 Hoole Jan 2001 B1
6180252 Farrell et al. Jan 2001 B1
6180486 Leobandung et al. Jan 2001 B1
6184044 Sone et al. Feb 2001 B1
6184144 Lo Feb 2001 B1
6191011 Gilboa et al. Feb 2001 B1
6194753 Seon et al. Feb 2001 B1
6197503 Vo-Dinh et al. Mar 2001 B1
6204737 Ella Mar 2001 B1
6208453 Wessels et al. Mar 2001 B1
6210988 Howe et al. Apr 2001 B1
6211096 Allman et al. Apr 2001 B1
6222654 Frigo Apr 2001 B1
6224669 Yi et al. May 2001 B1
6225051 Sugiyama et al. May 2001 B1
6229159 Suzuki May 2001 B1
6232910 Bell et al. May 2001 B1
6235145 Li et al. May 2001 B1
6238946 Ziegler May 2001 B1
6239449 Fafard et al. May 2001 B1
6253649 Kawahara et al. May 2001 B1
6241821 Yu et al. Jun 2001 B1
6242686 Kishimoto et al. Jun 2001 B1
6248459 Wang et al. Jun 2001 B1
6248621 Wilk et al. Jun 2001 B1
6252261 Usui et al. Jun 2001 B1
6255198 Linthicum et al. Jul 2001 B1
6256426 Duchet Jul 2001 B1
6265749 Gardner et al. Jul 2001 B1
6268269 Lee et al. Jul 2001 B1
6271619 Yamada et al. Aug 2001 B1
6275122 Speidell et al. Aug 2001 B1
6277436 Stauf et al. Aug 2001 B1
6278137 Shimoyama et al. Aug 2001 B1
6278138 Suzuki Aug 2001 B1
6278523 Gorecki Aug 2001 B1
6291319 Yu et al. Sep 2001 B1
6297842 Koizumi et al. Oct 2001 B1
6300615 Shinohara et al. Oct 2001 B1
6306668 McKee et al. Oct 2001 B1
6312819 Jia et al. Nov 2001 B1
6313486 Kencke et al. Nov 2001 B1
6316785 Nunoue et al. Nov 2001 B1
6316832 Tsuzuki et al. Nov 2001 B1
6319730 Ramdani et al. Nov 2001 B1
6320238 Kizilyalli et al. Nov 2001 B1
6326637 Parkin et al. Dec 2001 B1
6326645 Kadota Dec 2001 B1
6338756 Dietze Jan 2002 B2
6339664 Farjady et al. Jan 2002 B1
6340788 King et al. Jan 2002 B1
6343171 Yoshimura et al. Jan 2002 B1
6345424 Hasegawa et al. Feb 2002 B1
6348373 Ma et al. Feb 2002 B1
6359330 Goudard Mar 2002 B1
6362017 Manabe et al. Mar 2002 B1
6367699 Ackley Apr 2002 B2
6372356 Thornton et al. Apr 2002 B1
6372813 Johnson et al. Apr 2002 B1
6389209 Suhir May 2002 B1
6391674 Ziegler May 2002 B2
6392257 Ramdani et al. May 2002 B1
6393167 Davis et al. May 2002 B1
6404027 Hong et al. Jun 2002 B1
6410941 Taylor et al. Jun 2002 B1
6410947 Wada Jun 2002 B1
6411756 Sadot et al. Jun 2002 B2
6417059 Huang Jul 2002 B2
6427066 Grube Jul 2002 B1
6432546 Ramesh et al. Aug 2002 B1
6438281 Tsukamoto et al. Aug 2002 B1
6461927 Mochizuki et al. Oct 2002 B1
6462360 Higgins, Jr. et al. Oct 2002 B1
20010013313 Droopad et al. Aug 2001 A1
20020006245 Kubota et al. Jan 2002 A1
20020008234 Emrick Jan 2002 A1
20020030246 Eisenbeiser et al. Mar 2002 A1
20020047123 Ramdani et al. Apr 2002 A1
20020047143 Ramdani et al. Apr 2002 A1
20020072245 Ooms et al. Jun 2002 A1
20020131675 Litvin Sep 2002 A1
Foreign Referenced Citations (114)
Number Date Country
196 07 107 Aug 1997 DE
197 12 496 Oct 1997 DE
100 17 137 Oct 2000 DE
0 250 171 Dec 1987 EP
0 300 499 Jan 1989 EP
0 309 270 Mar 1989 EP
0 331 467 Sep 1989 EP
0 342 937 Nov 1989 EP
0 455 526 Jun 1991 EP
0 483 993 May 1992 EP
0 514 018 Nov 1992 EP
0 538 611 Apr 1993 EP
0 581 239 Feb 1994 EP
0 602 568 Jun 1994 EP
0 607 435 Jul 1994 EP
0 630 057 Dec 1994 EP
0 682 266 Nov 1995 EP
0 711 853 May 1996 EP
0 777 379 Jun 1997 EP
0 810 666 Dec 1997 EP
0 875 922 Nov 1998 EP
0 881 669 Dec 1998 EP
0 884 767 Dec 1998 EP
0 926 739 Jun 1999 EP
0 957 522 Nov 1999 EP
0 964 259 Dec 1999 EP
0 964 453 Dec 1999 EP
0 993 027 Apr 2000 EP
0 999 600 May 2000 EP
1 001 468 May 2000 EP
1 043 426 Oct 2000 EP
1 043 765 Oct 2000 EP
1 069 606 Jan 2001 EP
1 085 319 Mar 2001 EP
1 109 212 Jun 2001 EP
2 779 843 Dec 1999 FR
1 319 311 Jun 1970 GB
2 335 792 Sep 1999 GB
52-88354 Jul 1977 JP
52-89070 Jul 1977 JP
52-135684 Nov 1977 JP
54-134554 Oct 1979 JP
55-87424 Jul 1980 JP
58-075868 May 1983 JP
58-213412 Dec 1983 JP
60-210018 Oct 1985 JP
60-212018 Oct 1985 JP
61-36981 Feb 1986 JP
61-63015 Apr 1986 JP
61-108187 May 1986 JP
63-34994 Feb 1988 JP
63-131104 Jun 1988 JP
63-198365 Aug 1988 JP
63-289812 Nov 1988 JP
64-50575 Feb 1989 JP
64-52329 Feb 1989 JP
1-102435 Apr 1989 JP
1-179411 Jul 1989 JP
HEI 2-391 Jan 1990 JP
02051220 Feb 1990 JP
3-41783 Feb 1991 JP
03-188619 Aug 1991 JP
5-48072 Feb 1993 JP
5-086477 Apr 1993 JP
05150143 Jun 1993 JP
5-152529 Jun 1993 JP
5-291299 Nov 1993 JP
06-069490 Mar 1994 JP
6-232126 Aug 1994 JP
6-291299 Oct 1994 JP
6-334168 Dec 1994 JP
0812494 Jan 1996 JP
9-67193 Mar 1997 JP
9-82913 Mar 1997 JP
10-256154 Sep 1998 JP
10-303396 Nov 1998 JP
10-321943 Dec 1998 JP
11135614 May 1999 JP
11-238683 Aug 1999 JP
11-260835 Sep 1999 JP
11340542 Dec 1999 JP
2000-068466 Mar 2000 JP
2 000 1645 Jun 2000 JP
2000-351692 Dec 2000 JP
2002-9366 Jan 2002 JP
WO 9210875 Jun 1992 WO
WO 9307647 Apr 1993 WO
WO 9403908 Feb 1994 WO
WO 9745827 Dec 1997 WO
WO 9805807 Jan 1998 WO
WO 9820606 May 1998 WO
WO 9914797 Mar 1999 WO
WO 9914804 Mar 1999 WO
WO 9919546 Apr 1999 WO
WO 9963580 Dec 1999 WO
WO 0006812 Feb 2000 WO
WO 0016378 Mar 2000 WO
WO 0033363 Jun 2000 WO
WO 0048239 Aug 2000 WO
WO 0104943 Jan 2001 WO
WO 0116395 Mar 2001 WO
WO 0133585 May 2001 WO
WO 0137330 May 2001 WO
WO 0159814 Aug 2001 WO
WO 0159820 Aug 2001 WO
WO 0159821 Aug 2001 WO
WO 02 01648 Jan 2002 WO
WO 0203113 Jan 2002 WO
WO 0203467 Jan 2002 WO
WO 0203480 Jan 2002 WO
WO 0209160 Jan 2002 WO
WO 0233385 Apr 2002 WO
WO 0247127 Jun 2002 WO
WO 0250879 Jun 2002 WO
Non-Patent Literature Citations (163)
Entry
“Formation of Si Epi./MgO-Al2O3 Epi./SiO3/Si and Its Epitaxial Film Quality,” Masao Mikami et al., Fundamental Research Laboratories and Microelectronics Laboratories, pp. 31-34.
“An Epitaxial Si/Insulator/Si Structure Prepared by Vacuum Deposition of CaF2 and Silicon,” T. Asano et al., Graduate School of Science and Engineering, Tokyo Institute of Technology, pp. 143-151.
“Reaction and Regrowth Control of CeO2 on Si(111) Surface for the Silicon-On-Insulator Structure,” T. Chikyow et al., Appl. Phys. Lett. 65(8), Aug. 22, 1994, pp. 1030-1032.
“Epitaxial Growth of CeO2(100) Films on Si(100) Substrates by Dual Ion Beams Reactive Sputtering,” J.F. Kang et al., Solid State Communications, vol. 108, No. 4, pp. 225-227.
“Vertical-Cavity Surface-Emitting Lasers Come of Age,” Robert A. Morgan et al., SPIE, vol. 2683, pp. 18-29.
“Technical Analysis of Qualcomm QCP-800 Portable Cellular Phone(Transmitter Circuitry),” Talus Corporation, Qualcomm QCP-800 Technical Analysis Report, Dec. 10, 1996, pp. 5-8.
“Optimizing GMR Spin Valves: The Outlook for Improved Properties”, W.F. Englhoff et al., 1998 Int'l Non Volatile Memory Technology Conference, pp. 34-37.
“Processing and Performance of Piezoelectric Films”, Y. Wang et al., Univ. of MD, Wilcoxon Research Co., and Motorola Labs.
“Nonlinear acoustoelectric interactions in GaAs/LiNbO3 structures”, M. Rotter et al., 1999 American Institute of Physics, pp. 965-967.
“Surface acoustic wave propagation on lead zirconate titanate thin films”, K. Sreenivas et al., App. Phys. Lett. 52(9), Feb. 29, 1988, pp. 709-711.
“Single Chip fused hybrids for acousto-electric and acousto-optic applications”, M. Rotter et al., 1997 American Institute of Physics, pp. 2097-2099.
“Surface Acoustic Wave Propagation in PZT/YBCO/SrTiO3 and PbTi O3/YBCO/SrTiO3 Epitaxial Heterostructures”, Dept. of Physics & Astrophysics, Univ. of Delhi, pp. 275-283.
“Ferrolectric Field Effect Transistor Based on Epitaxial Perovskite Heterostructures”, S. Mathews et al., American Association for the Advancement of Science, 1997, pp. 238-240.
Nakagawara et al., Effects of Buffer Layers in Epitaxial Growth of SrTiO3 Thin Film on Si(100), J. Appl. Phys., 78(12), Dec. 15, 1995, pp. 7226-7230.
Suzuki et al., “A Proposal of Epitaxial Oxide Thin Film Structures For Future Oxide Electronics,” Materials Science and Engineering B41, (1996), pp. 166-173.
W. F. Egelhoff et al., “Optimizing GMR Spin Valves: The Outlook for Improved Properties”, 1998 Int'l Non Volatile Memory Technology Conference, pp. 34-37.
Wang et al., “Processing and Performance of Piezoelectric Films”, Univ. Of MD, Wilcoxon Research Col, and Motorola Labs, May 11, 2000.
M. Rotter et al., “Nonlinear Acoustoelectric Interactions in GaAs/LiNbO3 Structures”, Applied Physics Letters, vol. 75(7), Aug. 16, 1999, pp. 965-967.
K. Sreenivas et al., “Surface Acoustic Wave Propagation on Lead Zirconate Titanate Thin Films,” Appl. Phys. Lett. 52 (9), Feb. 29, 1998, pp. 709-711.
M. Rotter et al., “Single Chip Fused Hybrids for Acousto-Electric and Acousto-Optic Applications,” 1997 Applied Physics Letters, vol. 70(16), Apr. 21, 1997, pp. 2097-2099.
A. Mansingh et al., “Surface Acoustic Wave Propagation in PZT/YBCO/SrTiO3 and PbTiO3/YBCO/SrTiO3 Epitaxial Heterostructures,” Ferroelectric, vol. 224, pp. 275-282, 1999.
S. Mathews et al., “Ferroelectric Field Effect Transistor Based on Epitaxial Perovskite Heterostructures”, Science, vol. 276, Apr. 11, 1997, pp. 238-240.
R. Houdre et al., “Properties of GaAs on Si Grown by Molecular Beam Epitaxy,” Solid State and Materials Sciences, vol. 16, Issue 2, 1990, pp. 91-114.
S. F. Fang et al., “Gallium Arsenide and Other Compound Semiconductors on Silicon,” J. Appl. Phys., 68(7), Oct. 1, 1990, pp. R31-R58.
Carlin et al., Impact of GaAs Buffer Thickness on Electronic Quality of GaAs Grown on Graded Ge/GeSi/Si Substrates, Appl. Phys. Letter, vol. 76, No. 14, Apr. 2000, pp. 1884-1886.
Ringel et al., “Epitaxial Integration of III-V Materials and Devices with Si Using Graded GeSi Buffers,” 27th International Symposium on Compound Semiconductors, Oct. 2000.
Zogg et al., “Progress in Compound-Semiconductor-on-Silicon-Heteroepitaxy with Fluoride Buffer Layers,” J. Electrochem Soc., vol. 136, No. 3, Mar. 1998, pp. 775-779.
Xiong et al., “Oxide Defined GaAs Vertical-Cavity Surface-Emitting Lasers on Si Substrates,” IEEE Photonics Technology Letters, vol. 12, No. 2, Feb. 2000, pp. 110-112.
Clem et al., “Investigation of PZT//LSCO//Pt/Aerogel Thin Film Composites for Uncooled Pyroelectric IR Detectors,” Mat. Res. Soc. Symp. Proc., vol. 541, pp. 661-666, 1999.
Gunapala et al., “Bound-To-Quasi-Bound Quantum-Well Infrared Photodetectors,” NASA Tech Brief, vol. 22, No. 9, Sep. 1998.
Abhay M. Joshi et al., “Monolithic InGaAs-on-silicon Wave Infrared Detector Arrays,” Intn. Society for Optical Engineering, vol. 2999, pp. 211-224.
Bruley et al., “Nanostructure and Chemistry of a (100)MgO/(100) GaAs Interface,” Appl. Phys Lett, 65(5), Aug. 1994, pp. 564-566.
Fork et al., “Epitaxial MgO On Si(001) for Y-Ba-Cu-O Thin Film Growth by Pulsed Laser Deposition,” Appl. Phys Lett., 58(20), May 20, 1991, pp. 2294-2296.
Himpsel et al., “Dialectrics on Semiconductors,” Materials Science and Engineering, B1(1988), pp. 9-13.
Li et al., “Epitaxial La0.67Sr0.33MnO3 Magnetic Tunnel Junctions,” J. Appl. Phys. 81(8), Apr. 15, 1997, pp. 5509-5511.
O'Donnell et al., “Colossal Magnetoresistance Magnetic Tunnel Junctions Grown by Molecular-Beam Epitaxy,” Appl. Physics Letters, vol. 76, No. 14, Apr. 3, 2000, pp. 1914-1916.
Mikami et al., “Formation of Si Epi/MgO-Al2O3Epi./SiO3/Si and Its Epitaxial Film Quality,” Fundamental Research Laboratories and Microelectronics Laboratories, pp. 31-34, 1983.
T. Asano et al., “An Epitaxial Si/Insulator/Si Structure Prepared by Vacuum Deposition of CaF2 and Silicon,” Thin Solid Fims, vol. 93 (1982), pp. 143-150.
T. Chikyow et al., “Reaction and Regrowth Control of CeO2 on Si(111) Surface for the Silicon-On-Insulator Structure,” Appl. Phys. Lett., vol. 65, No. 8, Aug. 22, 1994, pp. 1030-1032.
J.F. Kang, et al., “Epitaxial Growth of CeO2(100) Films on Si(100) Substrates by Dual Ion Beams Reactive Sputtering,” Solid State Communications, vol. 108, No. 4, pp. 225-227, 1998.
R.A. Morgan et al., “Vertical-Cavity Surface-Emitting Lasers Come of Age,” SPIE, vol. 2683, pp. 18-29.
“Technical Analysis of Qualcomm QCP-800 Portable Cellular Phone (Transmitter Circuitry),” Talus Corporation, Qualcomm QCP-800 Technical Analysis Report, Dec. 10, 1996, pp. 5-8.
Jo-Ey Wong, et al.; “An Electrostatically-Actuated Mems Switch For Power Applications”; IEEE, 2000; pp. 633-638.
T. Mizuno, et al.; “Electron and Hole Mobility Enhancement in Strained-Si MOSFET's on SiGe-on-Insulator Substrates Fabricated by SIMOX Technology”; IEEE Electron Device Letters, vol. 21. No. 5, May 2000; pp. 230-232.
F.M. Buffer, et al.; “Strain-dependence of electron transport in bulk Si and deep-submicron MOSFET's” Computatural Electronics, 2000, Book of Abstracts, IWCE Glasgow 2000, 7th Int'l Workshop on, 2000; pp. 64-65.
S.S. Lu, et al.; “Piezoelectric field effect transistor (PEFET) using In0.2Ga0.8As/Al0.35Ga0.65As/In0.2Ga0.8As/GaAs Strained layer structure on (111)B GaAs substrate”; Electronics Letters, 12TH Ma 1994, vol. 30, No. 10; pp. 823-825.
Kihong Kim, et al. “On-Chip Wireless Interconnection with Integrated Antennas”; 2000 IEEE; pp. 20.2.1-20.3.4.
G. Passiopoulos, et al.; “V-Band Single Chip, Direct Carrier BPSK Modulation Transmitter With Integrated Patch Antenna”; 1998 IEEE MTT-S Digest; pp. 305-308.
Mau-Chung Frank Chang, et al.; “RF/Wireless Interconnect for Inter-and Intra-Chip Communications”; Proceedings of the IEEE, vol. 89, No. 4, Apr. 2001; pp. 456-466.
The Electronics Industry Report; Prismark; 2001; pp. 111-120.
J.K. Abrokwah, et al.; “A Manufacturable Complementary GaAs Process”; GaAs IC Symposium, IEEE, 1993; pp. 127-130.
H. Nagata, “A Preliminary Consideration of the Growth Behaviour of CeO2, SrTiO3 and Films on Si Substrate,” Thin Solid Films, 224, 1993, pp. 1-3.
Nagata et al., “Heteroepitaxial Growth of CeO2(001) Films on Si(001) Substrates by Pulsed Laser Deposition in Ultrahigh Vacuum,” Jpn. Jour. Appl. Phys., vol. 30, No. 6B, Jun. 1991, pp. L1136-L1138.
Kado et al., “Heteroepitaxial Growth of SrO Films on Si Substrates,” J. Appl. Phys., 61(6), Mar. 15, 1987, pp. 2398-2400.
H. Ishiwara et al., “Epitaxial Growth of Perovskite Type Oxide Films on Substrates”; Materials Research Symposium Proceedings, vol. 220, pp. 595-600, Apr. 29-May 3, 1991.
J.K. Abrokwah, et al.; “A Manufacturable High-Speed Low-Power Complementary GaAs Process”; Extended Abstracts of the 1994 International Conference on Solid State Devices and Materials, Yokohama, 1994, pp. 592-594.
C.J. Palmstrom et al.; “Stable and Epitaxial Contacts to III-V Compound Semiconductors”; Contacts to Semiconductors Fundamentals and Technology; Noyles Publications, 1993; pp. 67-150.
Jayshri Sabarinathat, et al.; “Submicron three-dimensional infrared GaAs/AlxOy-based photonic crystal using single-step epitaxial growth”; Applied Physics Letters, vol. 78, No. 20, May 2001; pp. 3024-3026.
Philip Ball; “The Next Generation of Optical Fibers”; Technology Review, May 2001; pp. 55-61.
John D. Joannopoulos, et al.; “Molding the Flow of Light”; Photonic Crystals; Princeton University Press, 1995.
Thomas F. Krauss, et al.; “Photonic crystals in the optical regime-past, present and future”; Progress in Quantum Electronics 23 (1999) 51-96.
G. H. Jin, et al.; “PLZT Film Waveguide Mach-Zehnder Electrooptic Modulator”; Journal of Lightwave Technology, vol. 18, No. 6. Jun. 2000; pp. 807-812.
D.E. Aspnes, et al.; “Steps on (001) silicon surfaces”; J. Vac. Sci. Technol. B, vol. 5, No. 4, Jul./Aug. 1987; pp. 939-944.
D.M. Newns, et al.; “Mott transition field effect transistor”; Applied Physics Letters, vol. 73, No. 6, 10 Aug. 1998; pp. 780-782.
Lucent Technologies, Inc. “Arrayed Waveguide Grating Multiplexer/Demultiplexer”; Jan. 2000; 4 pages.
Hisashi Shichijo, et al.; “Co-Integration of GaAs MESFET and Si CMOS Circuits”; IEEE Electron Device Letters, vol. 9, No. 9, Sep. 1988; pp. 444-446.
H. Shichijo, et al.; “GaAs MESFET and Si CMOS Cointegration and Circuit Techniques”; 1988 IEEE; GaAs IC Symposium -239-242.
H. Shichijo, et al.; “Monolithic Process for Co-Integration of GaAs and Silicon Circuits”; 1988 IEEE; pp. 778-781.
Z.H. Zhu, et al. “Growth of InGaAs multi-quantum wells at 1.3 m wavelength on GaAs compliant substrates”; Applied Physics Letters, vol. 72, No. 20, May 18, 1998; pp. 2598-2600.
Kurt Eisenbeiser, et al.; “Metamorphic InAIAs/InGaAs Enhancement Mode HEMT's on GaAs Substrates”; IEEE Electron Device Letters, vol. 20, No. 10, Oct. 1999; pp. 507-509.
Tomonori Nagashima, et al.; “Three-Terminal Tandem Solar Cells With a Back-Contact Type Bottom Cell” Higashifuji Technical Center, Toyota Motor Corporation; 4 pages.
James Schellenberg, et al.; “Low-Loss, Planar Monolithic Baluns for K/Ka-Band Applications”; 1999 IEEE MTT-S Digest; pp. 1733-1736.
Arnold Leitner et al; “Pulsed Laser Deposition of Superconducting Strontium Titanate Thin-Films”; ; Session K11-Thin Films and Borocarbides; Mixed Session, Wednesday Afternoon; Mar. 19, 1997; Room 1202 B, Conv. Center (Abstract).
R.D. Vispute; “High quality optoelectronic grade epitaxial AIN films on -Al2O3, Si and 6H-SiC by pulsed laser deposition”; Thin Solid Films 299 (1997), pp. 94-103.
T. Warren Weeks, et al.; “GaN thin films deposited via organometallic vapor phase epitaxy on (6H)-SiC(0001) using high-temperature monocrystalline AIN buffer layers” 320 Applied Physics Letters, vol. 67, No. 3, Jul. 17, 1995, pp. 1401-1403.
Z. Yu, et al.; “Epitaxial oxide thin films on SI(001)*”; J. Vac. Sci. Technol. B. vol. 18, No. 4, Jul./Aug. 2000; pp. 2139-2145.
Gentex Corporate Website; Photoelectric Smoke Detectors-How They Work; 2001.
Jeffrey B. Casady, et al.; “A Hybrid 6H-SiC Temperature Sensor Operational from 25 C to 500 C”; IEEE Transactions On Components, Packaging, And Manufacturing Technology-Part A, vol. 19, No. 3, Sep. 1996; pp. 416-422.
Ronald W. Waynant, et al.; “Optoelectronic Integrated Circuits”; Electro-Optics Handbook, McGraw-Hill, Inc., 1994; Chapter Twenty Seven.
Antonio Mecozzi, et al.; “The Roles of Semiconductor Optical Amplifiers in Optical Networks”; Optics & Photonics News; Mar. 2001; pp. 37-42.
D.A. Francis, et al.; “A single-chip linear optical amplifier”; OFC, 2001; Mar. 17-22, 2001.
G. Vogg et al.; “Epitaxial alloy films of zinti-phase Ca(Si1-xGex)2”; Journal of Crystal Growth 223 (2001); pp. 573-576.
Peter S. Guilfoyle, et al.; “Optoelectronic Architecture for High-Speed Switching and Processing Applications”; 1998 The Photonics Design and Applications Handbook; pp. H-399-H-406.
Gerald B. Stringfellow; “Organometallic Vapor-Phase Epitaxy: Theory and Practice”; Departments of Materials Science and Engineering and Electrical Engineering, University of Utah; Academic Press, 1989.
M.A. Herman, et al.; “Molecular Beam Epitaxy Fundamentals and Current Status”; Springer-Verlag Berlin Heidelberg, 1989, 1996.
“Integration of GaAs on Si Using a Spinel Buffer Layer”, IBM Technical Bulletin, vol. 30, No. 6, Nov. 1987, p. 365.
“GaInAs Superconducting FET, ” IBM Technical Bulletin, vol. 36, No. 8, Aug. 1993, pp. 655-656.
“Epitaxial 3d Structure Using Mixed Spinels,” IBM Technical Bulletin, vol. 30, No. 3, Aug. 1987, p. 1271.
Moon et al., “Roles of Buffer Layers in Epitaxial Growth of SrTiO3 Films on Silicon Substrates,” Japan J of Appl. Phys., vol. 33, Mar. 1994, pp. 1472-1477.
Yodo et al., GaAs Heteroepitaxial Growth on Si Substrates with Thin Si Interlayers in situ Annealed at High Temperatures, 8257b Journal of Vacuum Science & Technology, 1995 May/Jun., vol. 13, No. 3, pp. 1000-1005.
Cuomo et al., “Substrate Effect on the Superconductivity of YBa2Cu3O7 Thin Films, ” AIP Conference 1988, pp. 141-148.
McKee et al., “Crystalline Oxides on Silicon: The First Five Monolayers,” Physical Review Letters, vol. 81, No. 14, Oct. 1998, pp. 3014-3017.
McKee et al., “Molecular Beam Epitaxy Growth of Epitaxial Barium Silicide, Barium Oxide, and Barium Titanate on Silicon,” 1991 American Institute of Physics, pp. 782-784, Aug. 13, 1991.
Tambo et al., Molecular Beam Epitaxy Growth of SrTiO3 Films on Si(100)-2x1 with SrO Buffer Layer, Jpn. J. Appl. Phys., vol. 37, 1998, pp. 4454-4459.
McKee et al., “The MBE Growth and Optical Quality of BaTiO3 and SrTiO3 Thin Films on MgO,” Mat. Res. Soc. Symp. Proc., vol. 341, Apr. 1994, pp. 309-314.
McKee et al., “BaSi2 and Thin Film Alkaline Earth Silicides on Silicon,” Appl. Phys. Lett., 63 (20), Nov. 1993, pp. 2818-2820.
McKee et al., “Surface Structures and the Orthorhombic Transformation of Thin Film BaSi2 on Silicon,” Mat. Res. Soc. Symp. Proc., vol. 221, pp. 131-136.
Brian A. Floyd, et al.; “The projected Power Consumption of a Wireless Clock Distribution System and Comparison to Conventional Distribution Systems”; IEEE, 1999; pp. IITC99-249-IITC99-250.
Mori et al., “Epitaxial Growth of SrTiO3 Films on Si(100) Substrates Using a Focused Electron Beam Evaporation Method,” Jpn. J. of Apl. Phys., vol. 30, No. 8A, Aug. 1991, pp. L1415-L1417.
Moon et al., “Growth of Crystalline SrTiO3 Films on Si Substrates Using Thin Fluoride Buffer Layers and Their Electrical Properties,” Jpn. J. of Appl. Phys., vol. 33, (1994), pp. 5911-5916.
Farrow et al., “Heteroepitaxy of Dissimilar Materials,” Mat. Res. Soc. Symposium Proceedings, vol. 221, pp. 29-34, Apr. 29-May 2, 1991.
Ishiwara et al., “Heteroepitaxy on Silicon: Fundamentals, Structure, and Devices,” Mat. Res. Soc., Symposium Proceedings, vol. 116, pp. 369-374, Apr. 5-8, 1988.
Douglas B. Chrisey, et al; Pulsed Laser Deposition of Thin Films; pp. 273-285.
B.A. Block, et al; “Photoluminescence properties of Er3-doped BaTiO3 thin films”; Appl. Phys. Lett. 65 (1), Jul. 4, 1994, pp. 25-27.
Kevin J. Chen et al; “A Novel Ultrafast Functional Device: Resonant Tunneling High Electron Mobility Transistor”; Electron Devices Meetingk 1996; IEEE Hong Kong; Jun. 29, 1996; pp. 60-63, XP010210167.
Wenhua Zhu et al.; “Molecular Beam Epitaxy of GaAs on Si-on-Insulator”; 320 Applied Physics Letters 59(1991) Jul. 8 No. 2; pp. 210-212.
Umesh K. Mishra et al; “Oxide Based Compound Semiconductor Electronics”; Electron Devices Meeting; 1997; Technical Digest, International; Washington, D.C.; Dec. 7-10, 1997; pp. 545-548.
J.M. Daughton et al.; “Applications of Spin Dependent Transport Materials”; J. Phys. D. Appl. Phys. 32(1999) R169-R177.
Wei Zhang et al.; “Stress Effect and Enhanced Magnetoresistance in La0.67Ca0.33MnO3-δ Films”; Physical Review, B. Condensed Matter; American Institute of Physics; vol. 58, No. 21, Part 1; Dec. 1, 1998; pp. 14143-14146.
Q.-Y. Tong et al.; “IOS-a new type of materials combination for system-on-a chip preparation”; 1999 IEEE International SOI Conference, Oct. 1999; pp. 104-105.
T. Kannianen et al.; “Growth of Dielectric 1hfo2/Ta205 Thin Film Nanolaminate Capacitors By Atomic Layer Epitaxy”; Electrochemical Society Proceedings, U.S. Electrochemical Society; Pennington, N.J.; Aug. 31, 1997; pp. 36-46.
Myung Bok Lee; “Heteroepitaxial Growth of BaTiO3 Films on Si by Pulsed Laser Deposition”; Applied Physics Letters; Mar. 13, 1995; pp. 1331-1333.
Myung Bok Lee; “Formation and Characterization of Eptiaxial TiO2 and BaTiO3/TiO2 Films on Si Substrate”; Japan Journal Applied Physics Letters; vol. 34; 1995; pp. 808-811.
Gilbert Lecarpentier et al.; “High Accuracy Machine Automated Assembly for Opto Electronics”; 2000 Electronic Components and Technology Conference; pp. 1-4.
R. Ramesh; “Ferroelectric La-Sr-Co-O/Pb-Zr-Ti-O/La-Sr-Co-O Heterostructures on Silicon via Template Growth”; 320 Applied Physics Letters; 63(1993); Dec. 27; No. 26; pp. 3592-3594.
K. Eisenbeiser; “Field Effect Transistors with SrTiO3 Gate Dielectric on Si”; Applied Physics Letters; vol. 76, No. 10; Mar. 6, 2000; pp. 1324-1326.
Stephen A. Mass; “Microwave Mixers”; Second Edition; 2 pages.
Douglas J. Hamilton et al.; “Basic Integrated Circuit Engineering”; pp.2; 1975.
Takeshi Obata; “Tunneling Magnetoresistance at Up to 270 K in La0.8Sr0.2MnO3/SrTiO3/La0.8Sr0.2MnO3 Junctions with 1.6-nm-Thick Barriers”; Applied Physics Letters; vol. 74, No. 2, Jan. 11, 1999; pp. 290-292.
Wei Zhang et al.; “Enhanced Magnetoresistance in La-Ca-Mn-O Films on Si Substrates Using YbaCuO/CeO2 Heterostructures”; Physica C; vol. 282-287, No. 2003; Aug. 1, 1997; pp. 1231-1232.
Shogo Imada et al; “Epitaxial Growth of Ferroelectric YmnO3 Thin Films on Si (111) Subtrates by Molecular Beam Epitaxy”; Jpn. J. Appl. Phys. vol. 37 (1998); pp. 6497-6501; Part 1, No. 12A, Dec. 1998.
Ladislav Pust et al.; “Temperature Dependence of the Magnetization Reversal in Co(fcc)-BN-Co(poly hcp) Structures”; Journal of Applied Physics; vol. 85, No. 8; Apr. 15, 1999; pp. 5765-5767.
C. Martinez; “Epitaxial Metallic Nanostructures on GaAs”; Surface Science; vol. 482-485; pp. 910-915; 2001.
Wen-Ching Shih et al.; “Theoretical Investigation of the SAW Properties of Ferroelectric Film Composite Structures”; IEEE Transactions of Ultrasonics, Ferrolectrics, and Frequency Control; vol. 45, No. 2; Mar. 1998; pp. 305-316.
Zhu Dazhong et al.; “Design of ZnO/SiO2/Si Monolithic Integrated Programmable SAW Filter”; Proceedings of Fifth International Conference on Solid-State and Integrated Circuit Technology; 21-23; Oct. 1998; pp. 826-829.
Kirk-Othmer Encyclopedia of Chemical Technology; Fourth Edition, vol. 12; Fuel Resources to Heat Stabilizers; A Wiley-Interscience Publication; John Wiley & Sons.
Joseph W. Goodman et al.; “Optical Interconnections For VLSI Systems”; Proceedings of the IEEE, vol. 72, No. 7 Jul. 1984.
Fathimulla et al.; “Monolithic Integration Of InGaAs/InAIAs Modfets and RTDs on InP-bonded-to Si Substrate”; Fourth International Conference on Indium Phospide and Related Materials, Newport, RI, USA; Apr. 21-24, 1992, pp. 167-170; XP000341253; IEEE, New York, NY, USA; ISBN: 0-7803-0522-1.
H. Takahashi et al.; “Arrayed-Waveguide Grating For Wavelength Division Multi/Demultiplexer With Nanometre REsolution”; Electronics Letters; vol. 26., No. 2, 18th Jan. 1990.
Pierret, R.F.; “1/J-FET and MESFET”; Field Effect Devices; MA, Addison-Wesley; 1990; pp. 9-22.
M. Schreiter, et al.; “Sputtering of Self-Polarized PZT Films for IR-Detector Arrays”; 1998 IEEE; pp. 181-185.
Hideaki Adachi et al.; “Sputtering Preparation of Ferroelectric PLZT Thin Films and Their Optical Applications”; IEEE Transactions of Ultrasonics, Ferroelectrics and Frequency Control, vol. 38, No. 6, Nov. 1991.
A.J. Moulson et al.; “Electoceramics Materials Properties Applications”; Chapman & Hall; pp. 366-369.
P.A. Langjahr et al; “Epitaxial Growth and Structure of Cubic and Pseudocubic Perovskite Films on Perovskite Substrates”; Mat. Res. Soc. Symp. Proc., vol. 401; 1995 Materials Research Society; pp. 109-114.
Wang et al.; “Depletion-Mode GaAs MOSFETs with Negligible Drain Current Drift and Hysteresis”; Electron Devices Meeting, 1998, IEDM '98 Technical Digest; pp. 67-70.
Ben G. Streetman; “Solid State Electronic Devices”; 1990, Prentice Hall; Third Edition; pp. 320-322.
A.Y Wu et al.; “Highly Oriented (Pb,La)(Zr,Ti)O3 Thin Films on Amorphous Substrates”; IEEE, 1992; pp. 301-304.
Timothy E. Glassman et al.; “Evidence for Cooperative Oxidation of MoCVD Precursors Used in BaxSr1-xTiO3 Film Growth”; Mat. Res. Soc. Symp. Proc. vol. 446, 1997 Materials Research Society; pp. 321-326.
S.N. Subbarao et al.; “Monolithic PIN Photodector and FET Amplifier on GaAs-os-Si”; IEEE; GaAs IC Symposium-163-166; 1989.
T.A. Langdo et al.; “High Quality Ge on Si by Epitaxial Necking”; Applied Physics Letters; vol. 76, No. 25; pp. 3700-3702; Jun. 19, 2000.
Chenning Hu et al.; Solar Cells From Basics to Advanced Systems; McGraw-Hill Book Company; 1983.
O.J. Painter et al; “Room Temperature Photonic Crystal Defect Lasers at Near-Infrared Wavelengths in InGaAsp”; Journal of Lightwave Technology, vol. 17, No. 11; Nov. 1999.
C. Donn et al.; “A 16-Element, K-Band Monolithic Active Receive Phased Array Antenna”; Antennas and Propagation Society International Symposium, 1988; pp. 188-191, vol. 1; Jun. 6-10 1988.
Don W. Shaw; “Epitaxial GaAs on Si: Progress and Potential Applications”; Mat. Res. Soc. Symp. Proc.; pp. 15-30; 1987.
G.J.M. Dormans, et al.; “PbTiO/3/Thin Films Grown by Organometallic Chemical Vapour Deposition”; Third International Symposium on Integrated Ferroelectrics; Apr. 3-5, 1991 (Abstract).
P.J. Borrelli et al.; “Compositional and Structural Properties of Sputtered PLZT Thin Films”; Ferroelectric Thin Films II Symposium; Dec. 2-4, 1991 (Abstract).
Ranu Nayak et al; “Enhanced acousto-optic diffraction efficiency in a symmetric SrRiO3/BaTiO3/SrTiO3 thin-film heterostructure”; Nov. 1, 2000; vol. 39, No. 31; Applied Optics; pp. 5847-5853.
Ranu Nayak et al; “Studies on acousto-optical interaction in SrTiO3/BaTiO3/SrTiO3 epitaxial thin film heterostructures”; J. Phys. D: Appl. Phys. 32 (1999) 380-387.
S.K. Tewksbury et al.; “Cointegration of Optoelectronics and Submicron CMOS”; Wafer Scale Integration; 1993; Proceedings, Fifth Annual IEEE; Jan. 20, 1993; pp. 358-367.
V. Kaushik et al.; “Device Characteristics of Crystalline Epitaxial Oxides on Silicon”; Device Research Conference, 2000; Conference Digest 58th DRC; pp. 17-20; Jun. 19-21, 2000.
Katherine Derbyshire; “Prospects Brights for Optoelectronics Volume, Cost Drive Manufacturing for Optical Applications”; Semiconductor Magazine; vol. 3, No. 3; Mar. 2002.
Alex Chediak et al; “Integration of GaAs/Si with Buffer Layers and Its Impact on Device Integration”; TICS 4, Prof. Sands. MSE 225, Apr. 12, 2002; pp. 1-5.
S.A. Chambers et al; “Band Discontinuities at Epitaxial SrTiO3/Si(001) Heterojunctions”; Applied Physics Letters; vol. 77, No. 11; Sep. 11, 2000; pp. 1662-1664.
H. Wang et al.; “GaAs/GaAIAs Power HBTs for Mobile Communications”; Microwave Symposium Digest; 1993 IEEE; vol. 2.; pp. 549-552.
Y. Ota et al.; “Application of Heterojunction FET to Power Amplifier for Cellular Telephone”; Electronics Letters; May 26, 1994; vol. 30, No. 11; pp. 906-907.
Keiichi Sakuno et al; “A 3.5W HBT MMIC Power Amplifier Module for Mobile Communications”; IEEE 1994; Microwave and Millimeter-Wave Monolithic Circuits Symposium; pp. 63-66.
Mitsubishi Semiconductors Press Release (GaAs FET's) Nov. 8, 1999 pp. 1-2.
R.J. Matyi et al; “Selected Area Heteroepitaxial Growth of GaAs on Silicon for Advanced Device Structures”; 2194 Thin Solid Films; 181 (1989) Dec. 10; No. 1; pp. 213-225.
K. Nashimoto et al; “Patterning of Nb, LaOnZr, TiO3 Waveguides for Fabricating Micro-Optics Using Wet Etching and Solid-Phase Epitaxy”; Applied Physics Letters; vol. 75, No. 8; Aug. 23, 1999; pp. 1054-1056.
Bang-Hung Tsao et al; “Sputtered Barium Titanate and Barium Strontium Titanate Films for Capacitor Applications”; Applications of Ferrolectrics, 2000; Proceedings of the 2000 12th International Symposium on vol. 2; pp. 837-840.
Man Fai Ng et al; “Heteroepitaxial growth of lanthanum aluminate films derived from mixed metal nitrates”; Journal of Materials Research; vol. 12, No. 5; p. 1306.
Yuji Matsumoto et al.; “Room Temperature Ferromagnetism in Transparent Transition Metal-Doped Titanium Dioxide”; Science; Feb. 2, 2001; vol. 291; pp. 854-856.
S.A. Chambers et al.; “Epitaxial Growth and Properties of Ferromagnetic Co-Doped TiO2 Anatase”; Applied Physics Letters; vol. 79, No. 21; Nov. 19, 2001; pp. 3467-3469.