Claims
- 1. An integrated circuit formed on a substrate having a principal surface, comprising:
- a plurality of spaced apart and insulated gate structures formed on the principal surface, an insulator being formed on the lateral and top surface of a conductive electrode of each gate structure;
- a plurality of doped regions formed in the substrate, each doped region adjoining an adjacent gate structure and extending from the principal surface into the substrate;
- a conductive electrical contact contacting at least one of the doped regions at the principal surface, wherein a first portion of the conductive electrical contact is formed on the insulator and overlyiny a lateral surface of the adjacent gate structure; and
- an annular structure surrounding a second portion of the conductive electrical contact and overlying the top surface of the adjacent gate structure, and being of a different material than are the conductive electrical contact and the insulator.
- 2. The structure of claim 1, wherein the annular structure is of polycrystalline silicon.
- 3. An integrated circuit structure formed on a substrate having a principal surface, comprising:
- a plurality of spaced apart gate structures formed on the principal surface, an insulator being formed on lateral surfaces of a conductive electrode of each gate structure;
- a plurality of doped regions formed in the substrate, each doped region adjoining an adjacent gate structure and extending from the principal surface into the substrate;
- an insulating layer having a first part extending over a top surface of a first of the gate structures and having a second part extending over a portion of the principal surface lying between the first gate structure and an adjacent second gate structure;
- a filler layer overlying the second part of the insulating layer, the filler layer planarizing an upper surface of the integrated circuit; and
- a conductive electrical contact layer overlying the first gate structure, the filler layer, and the second gate structure, the conductive electrical contact making electrical contact to an upper surface of the conductive electrode of the second gate structure and to at least one of the doped regions at the principal surface of the substrate.
- 4. The structure of claim 3, wherein the filler layer is a doped glass.
- 5. The structure of claim 4, wherein the doped glass is boro-phosphosilicate glass.
- 6. The structure of claim 3, wherein the insulator on the lateral surfaces of the gate structures is silicon dioxide.
- 7. The structure of claim 3, further comprising a layer of insulation between the conductive electrical contact and an upper surface of the conductive electrode of the first gate structure.
- 8. The structure of claim 3, further comprising an annular polycrystalline silicon structure a portion of which lies between the insulating layer and an upper surface of the first gate structure.
Parent Case Info
This application is a division of application Ser. No. 08/013,466, filed Feb. 4, 1993 now U.S. Pat. No. 5,340,774.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5166771 |
Godhino et al. |
Nov 1992 |
|
5182225 |
Matthews |
Jan 1993 |
|
5200358 |
Bollinger et al. |
Apr 1993 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
3071637 |
Mar 1991 |
JPX |
4317358 |
Nov 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
13466 |
Feb 1993 |
|