Claims
- 1. An integrated circuit structure comprising:
- (a) a semiconductor substrate; and
- (b) an epitaxial layer having a planar surface formed on such substrate, such epitaxial layer having isolation grooves formed therein, such grooves having side walls disposed in planes substantially parallel to the <111> crystallographic plane of the substrate making an acute angle with the plane of the planar surface of the epitaxial layer and having bottom walls formed in the epitaxial layer, the bottom walls being formed at a depth in the order to one-half the thickness of the epitaxial layer or less than one-half the thickness of such epitaxial layer.
- 2. The integrated circuit structure recited in claim 1 including an oxide layer disposed only over the side walls and the bottom walls of the grooves to at least partially fill the grooves.
- 3. The integrated circuit structure recited in claim 1 including isolation regions of type conductivity opposite to the type conductivity of the epitaxial layer, such region extending from the bottom walls of the grooves, through the epitaxial layer, into the semiconductor substrate.
- 4. The integrated circuit structure in claim 2 including a second oxide layer disposed on the first-mentioned oxide layer and disposed on the planar surface of the epitaxial layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a division of application Ser. No. 754,723, Filed Dec. 27, 1976, abandoned.
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
Aboaf et al., "Dielectric Isolation" IBM-TDB, 18 (1976) 3295. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
754723 |
Dec 1976 |
|