Claims
- 1. A fabrication process for a semiconductor device utilizing a semiconductor substrate with polysilicon layers, comprising:
- a first step of effecting heat treatment for said semiconductor substrate including:
- a base body;
- N layers (N is an integer greater than or equal to two) of polysilicon layers formed on the back side of said base body, containing boron, a boron concentration C.sub.B(n) in (n)th (n=1, 2, . . . N-1) polysilicon layer from the base body side being lower than a boron concentration C.sub.B(n+1) of (n+1)th polysilicon layer from the base body side; and
- silicon oxide layers formed between respective of N layers of polysilicon layers, for capturing contaminating impurity within said polysilicon layers; and
- a second step of removing a polysilicon layer located at the most back side of said semiconductor substrate.
- 2. A fabrication process as set forth in claim 1, wherein said semiconductor substrate including a silicon oxide layer formed between said base body and a first polysilicon layer.
- 3. A fabrication process as claimed in claim 1, wherein a boron concentration C.sub.B(1) of the first polysilicon layer from the base body side is less than or equal to 2.times.10.sup.20 /cm.sup.3, and a boron concentration C.sub.B(N) in the (N)th polysilicon layer is greater than or equal to 1.times.10.sup.21 /cm.sup.3.
- 4. A fabrication process as set forth in claim 1, which further comprising a third step of performing heat treatment in normal semiconductor fabrication process for said semiconductor substrate.
- 5. A fabrication process for a semiconductor device utilizing a semiconductor substrate with polysilicon layers, comprising:
- a first step of effecting heat treatment for said semiconductor substrate including:
- a base body;
- N layers (N is an integer greater than or equal to two) of polysilicon layers formed on the back side of said base body, a grain size R.sub.(n) of (n)th (n=1, 2, . . . N-1) polysilicon layer from the base body side being greater than a grain size R.sub.(n+1) of (n+1)th polysilicon layer from the base body side; and
- silicon oxide layers formed between respective of N layers of polysilicon layers; and
- a second step of removing a polysilicon layer located at the most back side of said semiconductor substrate.
- 6. A semiconductor substrate as set forth in claim 5, wherein said semiconductor substrate including a silicon oxide layer formed between said base body and a first polysilicon layer.
- 7. A semiconductor substrate as set forth in claim 5, wherein said N layer of polysilicon layers are formed by CVD, the grain size of each polysilicon layer is varied by varying formation temperature.
- 8. A semiconductor substrate as claimed in claim 7, wherein the first polysilicon layer from said base body side is formed at a temperature higher than or equal to 670.degree. C., and (N)th polysilicon layer from said base body side is formed at a temperature lower than or equal to 610.degree. C.
- 9. A fabrication process as set forth in claim 5, which further comprising a third step of performing heat treatment in normal semiconductor device fabrication process for said semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-029652 |
Feb 1996 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/800,235 filed on Feb. 12, 1997 U.S. Pat. No. 5,973,386.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4053335 |
Hu |
Oct 1977 |
|
5360748 |
Nadahara et al. |
Nov 1994 |
|
5757063 |
Tomita et al. |
May 1998 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
5182974 |
Jul 1993 |
JPX |
5286795 |
Nov 1993 |
JPX |
Non-Patent Literature Citations (5)
Entry |
"Local Oxidation of Silicon and its Application in Semiconductor Device Technology." Appeals et al.; Phlipsi Res. Dept. 525; 118-132; 1970. |
"Afast, Preparation-Free Method to Detect Iron in Silicon"; Zoth et al. J. Appl Phys. 67(11), Jun. 1, 1990; pp. 6764-6771. |
"Gettering in Silicon" Kang et al. J. Appl Phys. (65)(8); Apl. 15 1989; pp. 2974-2985. |
"Evaluation of Gettering Efficency in Silicon Wafer" Hayamizu et al The Institute of Electronix, Information and Communication Engineers; SDM93-165; pp. 83-89; (Dec. 1993). |
Extended Abstracts (The Yist Spring. Meeting, 1994); The Japn. Society of Appl Physics and Related Societies; No. 1; Mar. 28, 1994; pp. 268-269. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
800235 |
Feb 1997 |
|