This application claims priority from and the benefit of Japanese Patent Application No. JP 2009-139212, filed on Jun. 10, 2009, and Japanese Patent Application No. JP 2009-166682, filed on Jul. 15, 2009, which are hereby incorporated by reference for all purposes as if fully set forth herein.
1. Field of the Invention
The present invention relates to a semiconductor substrate, a method of fabricating the same, a semiconductor device, and a method of fabricating the same. More particularly, the present invention relates to a semiconductor substrate suitable for forming a GaN layer thereon, a method of fabricating the same, a semiconductor device, and a method of fabricating the same.
2. Discussion of the Background
Light emitting diodes (LEDs) that have a gallium nitride (GaN)-based semiconductor may be used in various devices including traffic signals, backlights in a liquid crystal panel, and the like. It is known that the light emitting efficiency of LEDs is influenced by the dislocation density of crystals and defects. GaN-based semiconductor crystals may be grown on a heterogeneous substrate such as sapphire. However, lattice mismatch or a difference of thermal expansion coefficients may occur between a GaN layer and a substrate, which results in a high dislocation density or an increase in defects.
The crystal growth of a GaN-based semiconductor may be performed on a homogeneous substrate such as a GaN substrate. However, it may be difficult to form a GaN melt and to fabricate a GaN substrate due to a high dissociation rate of nitrogen in GaN, and the like. A GaN bulk crystal grown for a GaN substrate may be separated by mechanical grinding or laser ablation. However, it may be difficult to reproduce a GaN substrate of a practical size. Particularly, the laser ablation may require a considerable amount of time to perform, which increases the cost of a GaN substrate.
GaN crystal growth is shown and described in “Polycrystalline GaN for light emitter and field electron emitter applications” by S. Hasegawa, S. Nishida, T. Yamashita, and H. Asahi, (Thin Solid Layers 487 (2005) 260-267) (hereinafter “Hasegawa, et al.”), and “Buried Tungsten Metal Structure Fabricated by Epitaxial-Lateral-Overgrown GaN via Low-Pressure Metalorganic Vapor Phase Epitaxy” M. Haino, et. al., (Jpn. J. Appl., 39 (2000) L449) (hereinafter “Haino, et. al.”), which are hereby incorporated by reference in their entirety for all purposes as if fully set forth herein. For example, GaN crystals are respectively grown on quartz substrates, high-melting-point metal substrates of Tungsten (W), Molybdenum (Mo), Tantalum (Ta), and Niobium (Nb), and Silicon (Si) substrates using plasma assisted molecular beam epitaxy.
Since it may be difficult to fabricate the GaN substrate, and GaN substrate fabrication cost may also be increased as described above, a semiconductor device such as an LED or laser diode is frequently fabricated by growing a GaN layer on a heterogeneous substrate such as sapphire. However, the light emitting performance of LEDs may be degraded due to high dislocation density or the increase of defects, as described above. Further, a sapphire substrate has a lower thermal conductivity than that of the GaN substrate and may reduce a heat dissipation property of a device. When an LED or laser diode is fabricated, using a sapphire substrate may have a negative influence on the operational lifetime of the LED or laser diode.
The present invention provides a fabrication method, by which a planar and easily separated GaN substrate may be fabricated on a heterogeneous substrate at a low cost.
The present invention also provides a semiconductor device fabricated using the GaN substrate which may have improved performance or operational lifetime.
Additional features of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention.
The present invention discloses a semiconductor substrate comprising: a substrate; a first semiconductor layer arranged on the substrate; a metallic material layer arranged on the first semiconductor layer; a second semiconductor layer arranged on the first semiconductor layer and the metallic material layer; and voids formed in the first semiconductor layer under the metallic material layer.
The present invention also discloses a method of fabricating a semiconductor substrate, comprising: forming a first semiconductor layer on a substrate; forming a metallic material layer on the first semiconductor layer; and forming a second semiconductor layer on the first semiconductor layer and the metallic material layer, wherein voids are formed in the first semiconductor layer under the metallic material layer while the second semiconductor layer is formed.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention, and together with the description serve to explain the principles of the invention.
The invention is described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure is thorough, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the size and relative sizes of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements.
It will be understood that when an element such as a layer, film, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present.
In
Then, referring to
Thereafter, referring to
Meanwhile, the second GaN layer 104 may have a thickness at least 0.5 times as large as a width of the Ta layer 103, and the thickness of the second GaN layer 104 may be below 1,000 μm so as to be used as a substrate.
Then, referring to
Subsequently, referring to
As described above, the semiconductor substrate 100 having a GaN layer is formed using the MOCVD technique, so that the first GaN layer 102 can be easily separated from the sapphire substrate 101 using the voids 102a, and the separated GaN layers can be used as a GaN substrate. Accordingly, the GaN substrate can be fabricated at a low cost as compared with a conventional GaN substrate.
Hereinafter, a first example of the method of fabricating the semiconductor substrate 100 according to the first exemplary embodiment will be described. In the first example, a process of forming a second GaN layer 104 using an MOCVD apparatus will be described. Using trimethylgallium (TMGa) as a source gas flowing at a rate of 20 μmol/min, crystal growth was performed for 5 hours at a heating temperature of 1,045° C. In the first example, a Ta layer 103 having a thickness of 50 nm was formed in the shape of stripes on a first GaN layer 102.
The semiconductor substrate 100 with the second GaN layer 104 completely formed under the aforementioned conditions is shown in
As illustrated in the EDX spectrum diagram of
In the first example, it was observed that holes 103a were formed in the Ta layer 103 during the process of forming the second GaN layer 104. The analysis result of the holes 103a formed in the Ta layer 103 will be further illustrated in
In the SEM cross-section of the semiconductor substrate 100 shown in
As described above, in the semiconductor substrate 100 according to the first example, the conditions for forming the second GaN layer 104 are controlled using the MOCVD apparatus, so that the voids 102a can be formed in the first GaN layer 102 through etching using the Ta layer 103. Thus, when forming the second GaN layer 104 of the aforementioned first exemplary embodiment, the voids 102a can be formed in the first GaN layer 102 by etching, together with the growth of the first GaN layer 102. That is, the voids 102a can be formed in the first GaN layer 102 by forming a metallic material layer on portions of the first GaN layer 102. The metallic material layer may be used for etching the first GaN layer 102 as discussed above in relation to the first exemplary embodiment.
The setting conditions of the MOCVD apparatus illustrated in the first example are only for illustrative purposes, and may be conditions under which the growth of the first GaN layer 102 and the formation of the voids 102a can be simultaneously performed. However, in the process of growing the second GaN layer 104, the growth rate of the first GaN layer 102 is lower than that of the second GaN layer 104. Hence, in the first example, the setting conditions of the MOCVD apparatus were adjusted to be consistent with the growth rate of the first GaN layer 102.
Although it has been illustrated in the first example that the holes 103a are formed in the Ta layer 103 in the process of growing the second GaN layer 104, the Ta layer 103 may be formed using a pattern mask having holes previously formed when forming the Ta layer 103. The shape of the Ta layer 103 is not limited to the stripe shape but may be modified to be suitable for a device structure formed on the semiconductor substrate 100, and the like. An example of the device formed on the semiconductor substrate 100 will be described later.
The semiconductor substrate 100 illustrated in the first example may be re-used as the substrate 101 for forming the GaN layer having voids. The GaN substrate may be separated and then a surface of the sapphire substrate 101 on which a new GaN substrate is formed may be planarized by reactive ion etching (RIE) or the like. Accordingly, a fabrication cost of the GaN substrate can be reduced.
In a second example of the first exemplary embodiment, a process of forming a second GaN layer 104 using an MOCVD apparatus will be described. While using TMGa as a source gas flowing at a rate of 20 μmol/min, crystal growth was performed for 5 hours at a heating temperature of 1,045° C. In the second example, a Ta layer 103 having a thickness of 30 nm was formed in the shape of stripes on a first GaN layer 102.
The semiconductor substrate 100 with the second GaN layer 104 completely formed under the aforementioned conditions is shown in
In the semiconductor substrate 100 according to the second example, the conditions for forming the second GaN layer 104 are controlled using the MOCVD apparatus, so that the voids 102a can be formed in the first GaN layer 102 through etching using the Ta layer 103. Thus, when forming the second GaN layer 104 of the aforementioned first exemplary embodiment, the voids 102a can be formed in the first GaN layer 102 by etching, together with the growth of the first GaN layer 102. That is, the voids 102a can be formed in the first GaN layer 102 by forming a metallic material layer on portions of the first GaN layer 102. The metallic material layer may be used for the etching the first GaN layer 102 as discussed above in relation to the first exemplary embodiment.
In the sectional view shown in
The setting conditions of the MOCVD apparatus illustrated in the second example are only for illustrative purposes, and may be conditions under which the growth of the first GaN layer 102 and the formation of the voids 102a can be simultaneously performed. However, in the process of growing the second GaN layer 104, the growth rate of the first GaN layer 102 is lower than that of the second GaN layer 104. Hence, in the second example, the setting conditions of the MOCVD apparatus were adjusted to be suitable for the growth rate of the first GaN layer 102.
Although it has been illustrated in the second example that the holes 103a are formed in the Ta layer 103 in the process of growing the second GaN layer 104, the Ta layer 103 may be formed using a pattern mask having holes previously formed when forming the Ta layer 103. The shape of the Ta layer 103 is not limited to the stripe shape but may be modified to be suitable for a device structure formed on the semiconductor substrate 100, and the like. An example of the device formed on the semiconductor substrate 100 will be described later.
The semiconductor substrate 100 illustrated in the second example may be re-used as the substrate 101 for forming the GaN layer having voids. The GaN substrate may be separated and then a surface of the sapphire substrate 101 on which a new GaN substrate is formed may be planarized, by reactive ion etching (RIE) or the like. Accordingly, a fabrication cost of the GaN substrate can be reduced.
In a third example of the first exemplary embodiment, a process of forming a second GaN layer 104 using an MOCVD apparatus will be described. While using TMGa as a source gas flowing at a rate of 20 μmol/min, crystal growth was performed for 5 hours at a heating temperature of 1,045° C. In the third example, a Ta layer 103 having a thickness of 50 nm was formed in the shape of stripes on a first GaN layer 102.
The semiconductor substrate 100 with the second GaN layer 104 completely formed under the aforementioned conditions is shown in
In the semiconductor substrate 100 according to the third example, the conditions for forming the second GaN layer 104 are controlled using the MOCVD apparatus, so that the voids 102a can be formed in the first GaN layer 102 through etching using the Ta layer 103. Thus, when forming the second GaN layer 104 of the aforementioned first exemplary embodiment, the voids 102a can be formed in the first GaN layer 102 by etching, together with the growth of the first GaN layer 102. That is, the voids 102a can be formed in the first GaN layer 102 by forming a metallic material layer on portions of the first GaN layer 102. The metallic material layer may be used for etching the first GaN layer 102 as discussed above in relation to the first exemplary embodiment.
The setting conditions of the MOCVD apparatus illustrated in the third example are only for illustrative purposes, and may be conditions under which the growth of the first GaN layer 102 and the formation of the voids 102a can be simultaneously performed. However, in the process of growing the second GaN layer 104, the growth rate of the first GaN layer 102 is lower than that of the second GaN layer 104. Hence, in the third example, the setting conditions of the MOCVD apparatus were adjusted to be suitable for the growth rate of the first GaN layer 102.
Although it has been illustrated in the third example that the holes 103a are formed in the Ta layer 103 in the process of growing the second GaN layer 104, the Ta layer 103 may be formed using a pattern mask having holes previously formed when forming the Ta layer 103. The shape of the Ta layer 103 is not limited to the stripe shape but may be modified to be suitable for a device structure formed on the semiconductor substrate 100, and the like. An example of the device formed on the semiconductor substrate 100 will be described later.
The semiconductor substrate 100 illustrated in the third example may be re-used as the substrate 101 for forming the GaN layer having voids. The GaN substrate may be separated and then a surface of the sapphire substrate 101 on which a new GaN substrate is formed may be planarized, by reactive ion etching (RIE) or the like. Accordingly, a fabrication cost of the GaN substrate can be reduced.
In a fourth example of the first exemplary embodiment, a process of forming a second GaN layer 104 using an MOCVD apparatus will be described. While using TMGa as a source gas flowing at a rate of 20 μmol/min, crystal growth was performed for 5 hours at a heating temperature of 1,045° C. In the fourth example, a Ta layer 103 having a thickness of 100 nm was formed in the shape of stripes on a first GaN layer 102.
The semiconductor substrate 100 with the second GaN layer 104 completely formed under the aforementioned conditions is shown in
In the semiconductor substrate 100 according to the fourth example, the conditions for forming the second GaN layer 104 are controlled using the MOCVD apparatus, so that the voids 102a can be formed in the first GaN layer 102 through etching using the Ta layer 103. Thus, when forming the second GaN layer 104 of the aforementioned first exemplary embodiment, the voids 102a can be formed in the first GaN layer 102 by etching, together with the growth of the first GaN layer 102. That is, the voids 102a can be formed in the first GaN layer 102 by forming a metallic material layer on portions of the first GaN layer 102. The metallic material layer may be used for etching the first GaN layer 102 as discussed above in relation to the first exemplary embodiment.
The setting conditions of the MOCVD apparatus illustrated in the fourth example are only for illustrative purposes, and may be conditions under which the growth of the first GaN layer 102 and the formation of the voids 102a can be simultaneously performed. However, in the process of growing the second GaN layer 104, the growth rate of the first GaN layer 102 is lower than that of the second GaN layer 104. Hence, in the fourth example, the setting conditions of the MOCVD apparatus were adjusted to be suitable for the growth rate of the first GaN layer 102.
Although it has been illustrated in the fourth example that the holes 103a are formed in the Ta layer 103 in the process of growing the second GaN layer 104, the Ta layer 103 may be formed using a pattern mask having holes previously formed when forming the Ta layer 103. The shape of the Ta layer 103 is not limited to the stripe shape but may be modified to be suitable for a device structure formed on the semiconductor substrate 100, and the like. An example of the device formed on the semiconductor substrate 100 will be described later.
The semiconductor substrate 100 illustrated in the fourth example may be re-used as the substrate 101 for forming the GaN layer having voids. The GaN substrate may be separated and then a surface of the sapphire substrate 101 on which a new GaN substrate is formed may be planarized, by reactive ion etching (RIE) or the like. Accordingly, a fabrication cost of the GaN substrate can be reduced.
Hereinafter, a first comparative example will be described for the comparison with the first example of the first exemplary embodiment. In this comparative example, a detailed example of forming a second GaN layer 104 of a semiconductor substrate 100 by changing the setting conditions of an MOCVD apparatus will be described.
In the first comparative example, while using TMGa as a source gas flowing at a rate of 87 μmol/min, crystal growth was performed for 5 hours at a heating temperature of 1,045° C.
The semiconductor substrate 100 with the second GaN layer 104 completely formed under the aforementioned conditions is shown in
The results obtained by analyzing a cross section of the particulate substance with an EDX are illustrated in
As illustrated in the spectrum diagram of
The observed results indicate that the particulate substance extracted on the surface of the second GaN layer 104 is Ga, N, and Ta particles. That is, in the first comparative example, the binding between Ga and N was broken at etched portions of the first GaN layer 102, and the reaction and gasification of GaO was stopped, whereby the Ga, N, and Ta particles were extracted.
When the flow rate of TMGa was set to be 87 μmol/min in the setting conditions of the MOCVD apparatus of the first comparative example, the aforementioned particulate substance was extracted on the substrate. Therefore, the semiconductor substrate 100 was not suitable to use as a substrate. Accordingly, a flow rate X of TMGa, at which the particulate substance is not extracted on the substrate, is preferably in the range of X<87 μmol/min.
Formation of Ta2O5 Region of Ta Layer
The first, second, third, and fourth examples show that the thickness of the Ta layer 103 is varied to be 30 nm, 50 nm and 100 nm. Although the thickness of the Ta layer 103 is varied, the voids 102a are formed in the first GaN layer 104 through etching.
In the first, second, third, and fourth examples, the Ta2O5 region in which the Ta layer 103 is oxidized is grown in a lateral direction with respect to the first GaN layer 102, thereby functioning as an excellent etching mask. For this reason, the Ta2O5 region is not formed at both left and right end portions of the 30 nm thick Ta layer 103, but the voids 102a are formed from the first GaN layer 102 positioned under these portions, as shown in
Thus, a thickness of the Ta layer 103 on which the Ta2O5 region functioning as an etching mask is formed may be 20 to 100 nm as illustrated in the first, second, third, and fourth examples. In
In a second exemplary embodiment, an LED formed on the semiconductor substrate 100 illustrated in the first exemplary embodiment will be described with reference to
In
In the present exemplary embodiment, the lower semiconductor layer 201 formed on the semiconductor substrate 100 is formed on the second GaN layer 104. Thus, the LEDs 200 are fabricated using the semiconductor substrate 100, thereby reducing fabrication costs.
The upper semiconductor layer 203 is positioned on a portion of the lower semiconductor layer 201, and the active layer 202 is interposed between the upper semiconductor layer 203 and the lower semiconductor layer 201. An upper electrode layer 204 may be formed on the upper semiconductor layer 203. The upper electrode layer 204 may be formed of a material such as indium tin oxide (ITO) or Ni/Au.
In addition, an upper electrode pad 205 is formed on the upper electrode layer 204, and a lower electrode 207 is formed on an exposed portion of the lower semiconductor layer 201.
As such, individual LEDs 200 can be separated from each other by forming the plurality of LEDs 200 on the single semiconductor substrate 100 and then cutting the semiconductor substrate 100 at the cutting position shown in this figure. The upper electrode pad 205 and the lower electrode pad 207 may be vertically disposed on the LED 200. That is, a vertical type LED may be fabricated by separating a sapphire substrate 101 using voids 102a, planarizing the separated surface of the first GaN layer 102 through RIE or the like, and then forming an upper electrode pad 205 and a lower electrode pad 207.
As described above, a plurality of LEDs 200 are formed using the semiconductor substrate 100, thereby reducing manufacturing costs of LEDs. Further, when the LEDs 200 are formed on the second GaN layer 104, a compound semiconductor is formed so that the second GaN layer 104 and the lower semiconductor layer 201 have different refractive indices, thereby enhancing a light emitting efficiency and thus making it possible to form an high brightness LED array. Furthermore, if a laser diode is formed using the semiconductor substrate 100, it is formed on the GaN layer which has a higher thermal conductivity than that of the sapphire substrate 101. Thus, the laser diode's heat dissipation characteristic can be improved, thereby promoting a long lifetime of the laser diode.
Although the second exemplary embodiment has been described such that the LEDs 200 are formed on the second GaN layer 104 of the semiconductor substrate 100, the LEDs 200 may be formed in the same manner by using the GaN substrate from the sapphire substrate 101. Alternatively, a semiconductor device such as an FET may be formed by attaching a silicon-based substrate such as Si or SiC to the separated surface of the GaN substrate (which was separated from the sapphire substrate 101), and grinding the separated surface through RIE or the like. In this case, it is possible to fabricate a high-current device.
Accordingly, a semiconductor device such as an LED or a laser diode is formed using the semiconductor substrate 100, so that a high-performance semiconductor device can be easily fabricated at a low cost without using expensive GaN substrate.
Although it has been described in the exemplary embodiments that the Ta layer is formed as a metallic material layer, the Ta layer may be formed of an alloy of metals, an alloy of a metal and a semiconductor, or the like. The metallic material layer may be formed of another metallic material, such as those discussed in Hasegawa and Haino, for performing an etching operation with respect to the first GaN layer.
According to the present invention, it is possible to provide a fabrication method, by which a planar GaN substrate that is easily separated can be fabricated on a heterogeneous substrate at a low cost. It is also possible to realize a low price, performance enhancement, or long lifetime of a semiconductor device, such as an LED or laser diode, which is fabricated using the GaN substrate.
It will be apparent to those skilled in the art that various modifications and variation can be made in the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2009-139212 | Jun 2009 | JP | national |
2009-166682 | Jul 2009 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6024884 | Bryant et al. | Feb 2000 | A |
7196399 | Usui et al. | Mar 2007 | B2 |
7230282 | Shibata | Jun 2007 | B2 |
7435608 | Shibata | Oct 2008 | B2 |
7642112 | Atoji et al. | Jan 2010 | B2 |
8026119 | Kim et al. | Sep 2011 | B2 |
20010053618 | Kozaki et al. | Dec 2001 | A1 |
20020197825 | Usui et al. | Dec 2002 | A1 |
20030047746 | Kuniyasu et al. | Mar 2003 | A1 |
20030143771 | Kidoguchi et al. | Jul 2003 | A1 |
20030183157 | Usui et al. | Oct 2003 | A1 |
20040021147 | Ishibashi et al. | Feb 2004 | A1 |
20040206967 | Oshima et al. | Oct 2004 | A1 |
20040209442 | Takakuwa et al. | Oct 2004 | A1 |
20050077512 | Yoon et al. | Apr 2005 | A1 |
20050194564 | Fujita et al. | Sep 2005 | A1 |
20060006408 | Suehiro et al. | Jan 2006 | A1 |
20060046511 | Shibata et al. | Mar 2006 | A1 |
20060151797 | Park | Jul 2006 | A1 |
20060151801 | Doan et al. | Jul 2006 | A1 |
20080014723 | Shibata | Jan 2008 | A1 |
20080251803 | Cho et al. | Oct 2008 | A1 |
20090093122 | Ueda et al. | Apr 2009 | A1 |
20090098677 | Shibata | Apr 2009 | A1 |
20100015739 | Park | Jan 2010 | A1 |
20100139758 | Chang et al. | Jun 2010 | A1 |
20100219436 | Watanabe | Sep 2010 | A1 |
20100252859 | Son | Oct 2010 | A1 |
20100314661 | Sakai | Dec 2010 | A1 |
20100320506 | Varangis et al. | Dec 2010 | A1 |
20110053303 | Kim et al. | Mar 2011 | A1 |
Number | Date | Country |
---|---|---|
2004-0266624 | Jan 2004 | JP |
2005-057220 | Mar 2005 | JP |
2005-064247 | Mar 2005 | JP |
2005-085851 | Mar 2005 | JP |
1020020010583 | Feb 2002 | KR |
10-2003-0032965 | Apr 2003 | KR |
1020030030019 | Apr 2003 | KR |
10-2005-0035565 | Apr 2005 | KR |
10-2006-0081107 | Jul 2006 | KR |
10-2006-0135568 | Dec 2006 | KR |
10-2007-0009854 | Jan 2007 | KR |
1020070005984 | Jan 2007 | KR |
10-2007-0101424 | Oct 2007 | KR |
10-2008-0093222 | Oct 2008 | KR |
10-2008-0100466 | Nov 2008 | KR |
03098710 | Nov 2003 | WO |
Number | Date | Country | |
---|---|---|---|
20100314661 A1 | Dec 2010 | US |