The strong growth in demand for portable consumer electronics is driving the need for high-capacity storage devices. Non-volatile semiconductor memory devices, such as flash memory storage cards, are widely used to meet the ever-growing demands on digital information storage and exchange. Their portability, versatility and rugged design, along with their high reliability and large capacity, have made such memory devices ideal for use in a wide variety of electronic devices, including for example digital cameras, digital music players, video game consoles, cellular telephones and SSDs (Solid State Drives).
Semiconductor memory may be provided within a semiconductor package, which protects the semiconductor memory and enables communication between the memory and a host device. Examples of semiconductor packages include system-in-a-package (SiP) or multichip modules (MCM), where a plurality of dies are mounted and interconnected on a small footprint substrate. Semiconductor dies are typically batch processed together in a semiconductor wafer. Once the integrated circuits have been defined on the individual dies, the dies are diced from the wafer and removed for mounting within a package.
In order to identify faulty semiconductor dies before they are mounted within a semiconductor package, it is known to test semiconductor dies after formation while still part of the wafer. Conventional semiconductor test equipment has test heads matching a configuration of the dies on the wafer. The test heads are attached to a probe card having pins which provide electrical signals to each die on wafer. The probe cards measure output signals of each die and the test equipment compares output signals against expected values for the purpose of testing if each die operates as specified in its design specifications.
A current problem with semiconductor test equipment is that the number of dies on a wafer has increased to the point where they outnumber the test heads on the test equipment. The result is that conventional test operations require two touch-downs to test all dies on a wafer. A first set of dies is tested in a first touch-down, the wafer or test equipment is shifted and then the second set of dies is tested in a second touch-down. Requiring two touch-downs doubles the time it takes to perform semiconductor test operations and adds cost and inefficiencies to the test process.
The present technology will now be described with reference to the figures, which in embodiments, relate to a semiconductor wafer including pairs of semiconductor dies having test pads which are electrically coupled to each other to enable testing of pairs of semiconductor dies together at the same time. In this way, even wafers having large numbers of semiconductor dies can be tested with a semiconductor test assembly in a single touch-down test process.
The semiconductor test assembly includes a set of test heads, electrically coupled to a probe card. The probe card includes pins that couple to the test pads on one of the semiconductor dies in a pair of coupled dies. In order to differentiate between two common channels of a pair of coupled dies, one of the dies may have traces which electrically couple to a ground pin on the on the probe card while the other of the dies in the pair has traces which electrically couple to a power pin on the probe card. Thus, pairs of dies may be tested simultaneously, while distinguishing test signals on a shared channel from the die pairs.
In a further embodiment, the present technology relates to a semiconductor device including a stack of semiconductor dies mounted to a substrate. Like channels on the different semiconductor dies are electrically coupled to each other and the substrate using bond wires. Additionally, the different semiconductor dies in the stack may be uniquely addressed using the addressing pads on each of the dies in the stack, and a unique configuration of addressing bond wires to the addressing pads on each of the dies in the stack.
It is understood that the present invention may be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the invention to those skilled in the art. Indeed, the invention is intended to cover alternatives, modifications and equivalents of these embodiments, which are included within the scope and spirit of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be clear to those of ordinary skill in the art that the present invention may be practiced without such specific details.
The terms “top” and “bottom,” “upper” and “lower” and “vertical” and “horizontal,” and forms thereof, as may be used herein are by way of example and illustrative purposes only, and are not meant to limit the description of the technology inasmuch as the referenced item can be exchanged in position and orientation. Also, as used herein, the terms “substantially” and/or “about” mean that the specified dimension or parameter may be varied within an acceptable manufacturing tolerance for a given application. In one embodiment, the acceptable manufacturing tolerance is ±1.5 mm, or alternatively, ±2.5% of a given dimension.
For purposes of this disclosure, a connection may be a direct connection or an indirect connection (e.g., via one or more other parts). In some cases, when a first element is referred to as being connected, affixed, mounted or coupled to a second element, the first and second elements may be directly connected, affixed, mounted or coupled to each other or indirectly connected, affixed, mounted or coupled to each other. When a first element is referred to as being directly connected, affixed, mounted or coupled to a second element, then there are no intervening elements between the first and second elements (other than possibly an adhesive or melted metal used to connect, affix, mount or couple the first and second elements).
An embodiment of the present technology will now be explained with reference to the flowchart of
In step 202, the semiconductor wafer 100 may be cut from an ingot and polished on both the first major surface 102 (
The semiconductor dies 106 on wafer 100 may be oriented horizontally to each other (e.g., along the x-axis), and oriented vertically to each other (e.g., along the y-axis). The number of semiconductor dies 106 shown on wafer 100 in
As shown, each die 106 may include die bond pads 108 to transfer signals to/from the die. The die bond pads 108 on each die 106 include a set of bond pads 108b which are used as test pads for testing the operation of each die. While four test pads 108b are shown, there may be more or less in further embodiments. The die bond pads 108 may further include a bonding-option pad 108c which gets coupled to a power or ground pin of a semiconductor die test assembly as explained below. The bonding-option pad 108c is shown out of line with the other die bond pads 108 for clarity, but may be aligned with the other die bond pads in implementation. The number of bond pads 108 shown on each semiconductor die 106 on wafer 100 in
In accordance with aspects of the present technology, in step 206, the test pads 108b of pairs of semiconductor dies are electrically coupled to each other with electrical traces 112, extending between the die pairs in the scribe lines 110. Dies 106 electrically coupled by traces 112 are at times referred to herein as die pairs. All of the semiconductor dies 106 may be similarly configured on wafer 100. In the example illustrated in
The electrical traces 112 may be formed in step 206 after the formation of the integrated circuits in step 204 using a reticle in which the electrical traces 112 are formed on top of the first major surface 102 in scribe lines 110 by photolithography. In further embodiments, the electrical traces 112 may be formed within surface 102 during the metallization processes of step 204. In particular, as noted above, during the formation of integrated circuits in each die 106 in step 204, a number of metal layers are formed within surface 102 including a pattern of electrical traces for the transferring signals to and from the integrated circuits of each die 106. The metal layers are separated from each other by silicon dioxide or other dielectric material, and the traces of the different metal layers are coupled to each other and bond pads 108 by plated or filled vias extending orthogonally between the metal layers. In embodiments, the traces 112 may be formed in one of these metal layers in step 204 to couple the test pads 108b of a pair of semiconductor dies 106.
In step 208, the semiconductor dies 106 on wafer 100 may be operationally tested, or sorted, by a semiconductor test assembly 120, schematically shown in
The test assembly 120 further includes a printed circuit board (PCB) 124 affixed to the test heads, and a probe card 126 affixed to the PCB 124. While the test heads 122, PCB 124 and probe card 126 are shown spaced from each other for clarity in
This configuration is used to assign a logic address 0 to a first die 106 and logic address 1 to a second die 106 in a pair of dies coupled by traces 112.
With each die pair electrically coupled to each other by traces 112, signals are transmitted to and from the test heads 122 through PCB 124 and the test pins on each instance of the probe card 126 to test each die pair simultaneously. From the perspective of the test heads 122, each die pair is treated as a single larger die, in effect halving the number of dies to be tested by the test heads 122. Even where wafer 100 includes large numbers of semiconductor dies 106, effectively halving the number of dies leaves more than enough test heads to simultaneously test each of the die pairs at the same time in a single touch-down.
As the traces 112 couple like channels on each die pair, simply testing each die pair with test pins 132 would not enable the test heads 122 and test controller 130 to distinguish between like channels on the dies in the die pair. Thus, where the test controller detects faulty signals on a channel of a die pair, it needs to be able to distinguish which die in a die pair resulted in that faulty signal. In accordance with the present technology, this information is given by the power pin 136 on each instance of the probe card 126. The power pin 136 may be connected through the probe card 126 and PCB 124 to a power voltage, VS S, in the test assembly.
As described above, in the absence of a voltage, the pull-down resistor 125 assigns the top die of each pair to logic Address 0. As shown in
The positions of the power pins 136 on probe card 126 may be switched, to assign Address 1 to the top die in each die pair, and Address 0 to the bottom die of each die pair. Moreover, given the connections of traces 112, the semiconductor dies 106 in each die pair are vertically oriented with respect to each other in
This embodiment further includes trace 148 on each semiconductor die 106 which (in this embodiment) is coupled at one end to CADD #0. As explained below, trace 148 may be coupled to CADD #0, CADD #1 and/or CADD #2 in further embodiments.
Trace 148 performs as a switch, coupling one or more of the CADD pads 108d to either the pull-down resistor 140 or the pull-up resistor 142. Trace 148 is also referred to herein as a switching trace 148. The pull-down and pull-up resistors 140, 142 may be formed in step 204 when the dies 106 are defined in wafer 100. Alternatively, the pull-down and pull-up resistors 140, 142 may be formed or affixed on top of the first major surface 102 after the semiconductor dies 106 are defined in wafer 100. Traces 148 may be formed in the metallization layers within the first major surface 102 during step 204, or trace 148 may be formed on top of the first major surface 102 after the semiconductor dies 106 are defined in wafer 100, using for example a reticle. Upon completion, the trace 148 may couple half of the semiconductor dies 106 on wafer 100 to the pull-down resistor 140, and the other half of the semiconductor dies 106 on wafer 100 to the pull-up resistor 142.
With each die pair electrically coupled to each other by traces 112, signals are transmitted to and from the test heads 122 through PCB 124 and each instance of the probe card 126 to test each die pair simultaneously. Thus, as above, even where wafer 100 includes large numbers of semiconductor dies 106, effectively halving the number of dies leaves more than enough test heads to simultaneously test each of the die pairs at the same time in a single touch-down. In accordance with the present technology, signals from like channels of a given die pair are distinguished from each other by the pull-down an pull-up resistors 140 and 142.
As shown in
The connection of trace 148 to the pull-down or pull-up resistor in
With each die pair electrically coupled to each other by traces 112, signals are transmitted to and from the test heads 122 through PCB 124 and each instance of the probe card 126 to test each die pair simultaneously. Thus, as above, even where wafer 100 includes large numbers of semiconductor dies 106, effectively halving the number of dies leaves more than enough test heads to simultaneously test each of the die pairs at the same time in a single touch-down. In accordance with the present technology, signals from like channels of a given die pair are distinguished from each other by pull-down resistor 140, power pins 164 and trace 165. The VCCQ power pad 108e may be connected to a power signal in the test assembly 120.
As shown in
The relative positions of power pins 164 and trace 165 on the probe card may be reversed in further embodiments to assign Address 0 to the left side die in each die pair, and Address 1 to the right side die of each die pair. Moreover, as noted, in further embodiments, the semiconductor dies 106 in each die pair may be vertically oriented with respect to each other. The positions of the test pins 160, power pins 164 and trace 165 on each instance of the probe card 126 may be adjusted accordingly where die pairs are vertically oriented to provide the appropriate contact of test pins 160 with the test pads 108b of each die pair, and to provide the appropriate contact of the power pins 164 on the VCCQ power pad 108e and the CADD pad 108d on each semiconductor die 106 of each die pair. While shown connected to pad CADD #0, the connection may be made to any of the CADD pads 108d.
Using any of the above-described embodiments, the semiconductor dies 106 are electrically tested in step 208. The electrical testing may include the test assembly 120 sending read/write instructions to the different memory locations on each semiconductor die and checking to ensure the instructions were properly implemented. The testing step 208 may be used to sort the semiconductor dies into different bins, depending on how well the semiconductor dies do in the testing step.
Referring again to the flowchart of
Of relevance to the present technology, the dicing step 210 severs each of the traces 112 between the pairs of dies to electrically isolate each semiconductor die 106 from each other. Instead of dicing by SDBG, the dies 106 may be diced from wafer 100 by sawing, water jet cutting or other methods. Each such method severs the traces 112 between the pairs of dies.
After the dicing step 212, the wafer may then be thinned in step 214 using a grinding wheel (not shown) applied to the second major surface. The grinding wheel may thin the wafer 100 from, for example, 780 μm to its final thickness. In embodiments, the final wafer thickness may be between 25 μm and 102 μm, such as for example between 25 μm and 36 μm. It is understood that the wafer 100 may be thinner or thicker than this range after the backgrind step in further embodiments.
After completion of the backgrind step 214, a layer of die attach film (DAF) adhered to a flexible dicing tape may be applied to a second major surface of the wafer 100 in step 216. The wafer 100 may then be turned over and supported on a chuck or other support surface, and the lamination tape on the first major surface 102 of the wafer 100 may be removed in step 218. Once on the chuck, the flexible dicing tape may be stretched along orthogonal axes to separate the individual semiconductor dies 106 in step 220 to allow the individual semiconductor dies 106 to be removed by a pick and place robot for inclusion in a semiconductor package.
It is typical to stack semiconductor dies on a substrate with an offset so that the bond pads of first (lower) semiconductor die are left exposed when the next upper semiconductor die is added to the die stack. This allows the die bond pads of each of the semiconductor dies 106 to be electrically connected to each other and the substrate 172 using bond wires (step 226,
As like channels of each semiconductor die are electrically coupled to each other with bond wires 176, a methodology is needed to uniquely address each semiconductor die so that read/write instructions are performed on the desired die 106 in the die stack. In accordance with the present technology, each die may be uniquely addressed using the CADD pads 108d and the VCCQ pad 108e. As seen in
It is understood that other voltage pads on the semiconductor dies may be coupled to one or more of the CADD pads 108d to provide a voltage to the CADD pads and a unique address to each semiconductor die 106 in semiconductor device 170. One such further embodiment is shown in the top view of
In embodiments described above, the CADD #0 is shown connected to a power source to uniquely address the different semiconductor dies 106 packaged into semiconductor device 170. However, as noted, any of the CADD pads 108d may be used. Moreover, more than one CADD pad 108d may be used to uniquely address each semiconductor die in semiconductor devices 170 having more than two semiconductor dies. For example,
Other schemes are contemplated for uniquely addressing large numbers of dies using bond wires 176a between voltage pads and different address pads on dies 106.
In embodiments described above, first and second semiconductor dies in a given die pair may be distinguished from each other and uniquely addressed by a bond pad on the first die being coupled to ground while a bond pad on the second die is coupled to a voltage. However, it is understood that, instead of ground, the first and second semiconductor dies in a given die pair may be distinguished from each other and uniquely addressed by a bond pad on the first die being coupled to a first voltage while a bond pad on the second die is coupled to a second voltage that is different than the first voltage.
In embodiments described above, traces 112 are used to electrically couple two semiconductor dies 106 to each other that are vertically adjacent or horizontally adjacent to each other. However, it is understood that the traces 112 may be used to electrically couple two semiconductor dies that are not adjacent to each other in further embodiments. The configuration of test pins, ground pins, power pins, etc. on the probe card would be reconfigured accordingly to mate with non-adjacent semiconductor dies paired by traces 112.
In summary, the present technology relates to a semiconductor wafer configured to be tested by a test assembly comprising a probe card, the semiconductor wafer comprising: a plurality of semiconductor dies, each comprising integrated circuits and a plurality of die bond pads, the plurality of die bond pads on each semiconductor die comprising test pads and at least one voltage pad; a first set of scribe lines oriented along an x-axis between adjacent semiconductor dies of the plurality of semiconductor dies; a second set of scribe lines oriented along a y-axis, orthogonal to the x-axis, between adjacent semiconductor dies of the plurality of semiconductor dies; and a plurality of traces extending between the test pads of pairs of semiconductor dies of the plurality of semiconductor dies, the plurality of traces extending into the first and/or second set of scribe lines, and the plurality of traces electrically coupling like channels of the test pads of first and second dies of the die pairs together.
In a further example, the present technology relates to a semiconductor die configured to be tested by a test assembly while part of a wafer, the test assembly comprising a probe card, the semiconductor die comprising: integrated circuits; a plurality of die bond pads coupled to the integrated circuits, the plurality of die bond pads comprising test pads and at least one voltage pad; a plurality of severed traces extending from the test pads, the plurality of severed traces configured to couple the test pads of the semiconductor die with a second set of test pads of a second semiconductor die; wherein the voltage pad is configured to mate with one of a ground pin and power pin located at different positions on the probe card, the semiconductor die having an address unique from the second semiconductor die, depending on whether the voltage pad is configured to mate with the ground or power pins on the probe card.
In another example, the present technology relates to a semiconductor wafer configured to be tested by a test assembly comprising a probe card, the semiconductor wafer comprising: a plurality of semiconductor dies, each comprising integrated circuits and a plurality of die bond pads, the plurality of die bond pads on each semiconductor die comprising test pads and at least one voltage pad; a first set of scribe lines oriented along an x-axis between adjacent semiconductor dies of the plurality of semiconductor dies; a second set of scribe lines oriented along a y-axis, orthogonal to the x-axis, between adjacent semiconductor dies of the plurality of semiconductor dies; a plurality of traces extending between the test pads of pairs of semiconductor dies of the plurality of semiconductor dies, the plurality of traces extending into the first and/or second set of scribe lines, and the plurality of traces electrically coupling like channels of the test pads of first and second dies of the die pairs together; and means for addressing the first semiconductor die uniquely from the second semiconductor die.
In a further embodiment, the present technology relates to a test assembly for testing semiconductor dies on a semiconductor wafer, each semiconductor die comprising die bond pads including test pads, the test assembly comprising: a plurality of test heads; a printed circuit board; a probe card electrically coupled to the plurality of test heads by the printed circuit board, the probe card comprising a plurality of instances, each instance configured to span first and second semiconductor dies on the wafer, the probe card comprising: test pins configured to touch-down on the test pads of one of the first and second semiconductor dies; a ground pin configured to touch-down on a die bond pad of the first semiconductor; and a power pin configured to touch-down on a die bond pad of the second semiconductor die.
The preceding embodiment, wherein the power pin on the probe card comprises a first power pin, the probe card further comprising a second power in and an electrical trace electrically coupling the first and second power pins.
The preceding embodiment, wherein the second power pin is configured to touch-down on a core address pad of one of the first and second semiconductor dies.
In a further embodiment, the present technology relates to a semiconductor device, comprising: a plurality of semiconductor dies stacked on each other in a die stack, each semiconductor die of the plurality of semiconductor dies comprising die bond pads having test pads, a power pad and address pads; a first set of bond wires extending between the plurality of semiconductor dies down the die stack, the first set of bond wires configured to transfer signals to and from a channel on each of the plurality of semiconductor dies; and a second set of bond wires extending between the power pad and one or more of the address pads on a semiconductor die of the plurality of semiconductor dies, the second set of bond wires configured to assign a unique address to the semiconductor die relative to the other semiconductor dies in the plurality of semiconductor dies.
The foregoing detailed description of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Many modifications and variations are possible in light of the above teaching. The described embodiments were chosen in order to best explain the principles of the invention and its practical application to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto.
The present application claims priority from U.S. Provisional Patent Application No. 63/415,924, entitled “SEMICONDUCTOR WAFER CONFIGURED FOR SINGLE TOUCH-DOWN TESTING,” filed Oct. 13, 2022, which is incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
63415924 | Oct 2022 | US |