Claims
- 1. A semiconductor wafer testing system, comprising:
a buffer on a semiconductor wafer; a plurality of dies; and a test circuit connecting the buffer to the first plurality of dies; where the buffer writes test data onto a section of each die in the plurality of dies through the test circuit, and where the buffer reads the test data from the section of each die through the test circuit.
- 2. The semiconductor wafer testing system according to claim 1, where the buffer writes additional test data onto another section of each die through the test circuit, and where the buffer reads the additional test data from the other section of each die through the test circuit.
- 3. The semiconductor wafer testing system according to claim 1, where the test circuit comprises a routing mechanism and a bus connected to the buffer.
- 4. The semiconductor wafer testing system according to claim 3, where the routing mechanism connects to a die test pad on each die.
- 5. The semiconductor wafer testing system according to claim 3, where the bus connects to a wafer test pad.
- 6. The semiconductor wafer testing system according to claim 1, further comprising:
a second buffer on the semiconductor wafer; a second plurality of dies; and a second test circuit connecting the second buffer to the second plurality of dies; where the second buffer writes second test data onto an area of each die in the second plurality of dies through the second test circuit, and where the second buffer reads the second test data from the area of each die in the second plurality of dies through the second test circuit.
- 7. The semiconductor wafer testing system according to claim 6, further comprising a bus connecting the first and second buffers to a wafer test pad.
- 8. The semiconductor wafer testing system according to claim 7, where the first and second test data comprise a write signal from a testing device.
- 9. The semiconductor wafer testing system according to claim 6, further comprising:
a first bus connecting the first buffer to a first wafer test pad; and a second bus connecting the second buffer to a second wafer test pad.
- 10. The semiconductor wafer testing system according to claim 9, where the first buffer receives the first test data through the first wafer test pad, and where the second buffer receives the second test data device through the second wafer test pad.
- 11. The semiconductor wafer testing system according to claim 6,
where the second buffer writes additional second test data onto another area of each die in the second plurality of dies through the second test circuit, and where the second buffer reads the additional second test data from the other area of each die in the second plurality of dies through the second test circuit.
- 12. The semiconductor wafer testing system according to claim 6, where the second test circuit comprises a routing mechanism and a bus connected to the second buffer.
- 13. The semiconductor wafer testing system according to claim 12, where the routing mechanism connects to a die test pad on each die in the second plurality of dies.
- 14. The semiconductor wafer testing system according to claim 12, where the bus connects to a wafer test pad.
- 15. A semiconductor wafer testing system, comprising:
a first die cluster connected to a first buffer through a first routing mechanism, where the first buffer is on a semiconductor wafer; a second die cluster connected to a second buffer through a second routing mechanism, where the second buffer is on the semiconductor wafer; and a wafer test pad connected to the first and second buffers through a bus; where the first and second buffers receive a first write signal from the wafer test pad, where the first buffer writes a first portion of the first write signal onto a first section of each die in the first die cluster, where the second buffer writes a second portion of the first write signal onto a first area of each die in the second die cluster, where the first buffer reads the first portion of the first write signal from the first section of each die in the first die cluster, and where the second buffer reads the second portion of the first write signal from the first area of each die in the second die cluster.
- 16. The semiconductor wafer testing system according to claim 15,
where the first and second buffers receive a second write signal from the wafer test pad, where the first buffer writes a first portion of the second write signal onto a second section of each die in the first die cluster, where the second buffer writes a second portion of the second write signal onto a second area of each die in the second die cluster, where the first buffer reads the first portion of the second write signal from the second section of each die in the first die cluster, and where the second buffer reads the second portion of the second write signal for the second area of each die in the second die cluster.
- 17. The semiconductor wafer testing system according to claim 15, where the first routing mechanism connects to die test pads on the dies in the first die cluster, and where the second routing mechanism connects to other die test pads on the dies in the second die cluster.
- 18. The semiconductor wafer testing system according to claim 15, where a testing device provides the first write signal to the wafer test pad.
- 19. The semiconductor wafer system according to claim 15, further comprising:
a third die cluster connected to a third buffer through a third routing mechanism, the third buffer is on the semiconductor wafer and connected to the wafer test pad via the bus, where the third buffer receives the first write signal from the wafer test pad, where the third buffer writes a third portion of the first write signal onto a section of the dies in the third die cluster, where the third buffer reads the third portion of the first write signal from the section of the dies in the third die cluster.
- 20. A method for testing a semiconductor wafer, comprising:
writing first test data from a buffer through a test circuit onto a first section of at least one die, where the buffer is on the semiconductor wafer; and reading the first data from the first section of the at least one die through the test circuit.
- 21. The method according to claim 20, further comprising:
writing second test data from the buffer through the test circuit onto a second section of the at least one die; and reading the second test data from the second section of the at least one die through the test circuit.
- 22. The method according to claim 20, further comprising transmitting the first test data to the buffer.
- 23. The method according to claim 22, further comprising transmitting a write signal to the buffer, where the first test data comprises a portion of the write signal.
- 24. The method according to claim 21, further comprising:
transmitting the first test data to the buffer; and transmitting the second test data to the buffer.
- 25. The method according to claim 24, further comprising:
transmitting a first write signal to the buffer, where the first test data comprises a portion of the first write signal; and transmitting a second write signal to the buffer, where the second test data comprises a portion of the second write signal.
- 26. A method according to claim 20, where the test circuit comprises a routing mechanism connected to the buffer and to a die test pad on the at least one die.
RELATED APPLICATIONS
[0001] The following copending and commonly assigned U.S. patent applications have filed on the same day as this application. All of these applications relate to and further describe other aspects of this application and are incorporated herein by reference in their entirety.
[0002] U.S. patent application Ser. No. ______, entitled “System and Method for Testing One or More Dies or a Semiconductor Wafer,” Attorney Reference Number 10808/63 2001P18014 US, filed on ______, and now U.S. Pat. No. ______.
[0003] U.S. patent application Ser. No. ______, entitled “Die Isolation System for Semiconductor Wafer Testing,” Attorney Reference Number 10808/78 2001P09977 US, filed on ______, and now U.S. Pat. No. ______.