Claims
- 1. A field effect transistor (FET) comprising:
- a semiconductor substrate having a surface with a (100) plane, said substrate having a trench opening for a gate therein and having a width at the substrate surface and V-shaped angled walls extending from the surface of and converging together in the interior of said substrate, said V-shaped walls at the bottom of the trench curve toward each other to create a round and concave shape only at bottom of the trench;
- an insulating layer disposed on the walls of the opening for said gate for insulating the gate from said substrate;
- a gate material disposed in said opening on said insulating layer and having a gate width at the substrate surface wider than the width of the trench opening to define a gate region;
- source and drain regions disposed in said substrate and on opposite sides of said gate with the edge of each of their metallurgical junctions abutting the underside of the insulating layer on one of said angled walls;
- an impurity underlying the channel and being opposite in type to the impurity of the source and drain to create a double diffused (DMOS) FET, said opposite impurity type extending from slightly below the source and drain metallurgical junctions and to a point above the bottom of the gate trench and varying in concentration along the channel with the lightest concentration being at the deepest point of the impurity in the substrate; and
- conductive contacts electrically connected to each of the source, drain and gate and each contact being insulated from the other, whereby, when a voltage is applied to said drain contact, a depletion region forms from the bottom of the trench and extends to the field insulation on the drain side of the DMOS to create an effective channel length only between the metallurgical edge of said source adjacent the gate and the bottom of the trench and is of a length of less than about one-half of the gate width.
- 2. The FET of claim 1 wherein the FET is part of an integrated circuit and a field insulation is disposed in said substrate and surrounds the FET to electrically isolate the FET from devices in the integrated circuit.
- 3. The FET of claim 1 wherein the gate region at the surface of the substrate extends above the substrate surface.
- 4. The FET of claim 1 wherein a barrier metal separates each of the conductive contacts from the insulating material.
- 5. The FET of claim 1 wherein the outer edges of the surface of the gate region are adjacent the source and drain regions and are separated from the source and drain regions by a thin insulating layer thicker than the insulating layer disposed on the walls of the opening for said gate.
- 6. The FET of claim 2 wherein the contact to the gate region is outside and on the field insulation.
- 7. The FET of claim 1 wherein the inside angle of converging walls at the bottom of the trench is within a range of about 66.degree. and about 123.degree..
CROSS REFERENCES TO RELATED APPLICATIONS
This is a continuation of Ser. No. 08/714,318, filed Sep. 18, 1996, now abandoned.
This application is related to U.S. patent application Ser. No. 08/714,317, now U.S. Pat. No. 5,808,340, entitled SHORT CHANNEL SELF ALIGNED VMOS FIELD EFFECT TRANSISTOR, filed on an even date with the parent U.S. patent application Ser. No. 08/714,318. This cross referenced application is incorporated by reference into this application.
US Referenced Citations (17)
Foreign Referenced Citations (12)
Number |
Date |
Country |
53151632 |
Jul 1978 |
EPX |
55173539 |
Sep 1980 |
EPX |
27 24 165 |
May 1977 |
DEX |
52-15274 |
Feb 1977 |
JPX |
52-63074 |
May 1977 |
JPX |
54-133078 |
Oct 1979 |
JPX |
55-11302 |
Jan 1980 |
JPX |
55-91874 |
Jul 1980 |
JPX |
56-62365 |
May 1981 |
JPX |
58-145156 |
Aug 1983 |
JPX |
2-110973 |
Apr 1990 |
JPX |
2-153572 |
Jun 1990 |
JPX |
Non-Patent Literature Citations (4)
Entry |
Sun, et al "Electron Mobility in Inversion and Accumulation Layers on Thermally Oxidized Silicon Surfaces", IEEE, Aug. 1980. |
Ou-Yang, "Double Ion Implanted V-MOS Technology", IEEE Journal of Solid State Circuits, vol. SC-12, No. 1, pp. .3-10, Feb. 1977. |
Hsu, et al. "Multiple V-Grove Fet", IBM Technical Disclosure Bulletin, vol. 19, No. 6, pp. 2135-2136, Nov. 1976. |
Jhabvala, et al. "A Combined DMOS-VMOS Complementary IC Structure", Electrochemical Society Spring Meeting, Philadelphia, PA, May 8-13, 1977, Electrochem. Soc. USA pp. 226-228. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
714318 |
Sep 1996 |
|