Claims
- 1. A semiconductor device comprising:
a gate structure that includes at least one gate insulation layer; a source region; a channel region adjacent said source region and said gate insulation layer; and a drift region adjacent said channel region, said channel region having a length;
wherein said channel region has a dopant concentration profile which extends from a peak concentration in vicinity of said source region to an intermediate concentration in vicinity of said drift region at a first rate of change, and from said intermediate concentration to a minimum concentration at said drift region at a second rate of change, said first rate of change being substantially smaller than said second rate of change such that said concentration profile in said channel region resembles a corner of a square.
- 2. A semiconductor device according to claim 1, wherein said length of said channel is between about 0.3 to about 1.0 microns.
- 3. A semiconductor device according to claim 1, wherein said channel region is substantially uniformly doped.
- 4. A semiconductor device according to claim 1, wherein said peak concentration and said intermediate concentration are substantially equal.
- 5. A semiconductor device according to claim 1, wherein said gate structure is a trench having opposing sidewalls formed in an epitaxial layer of semiconductive material supported atop a semiconductive substrate, each one of said sidewalls being lined with said at least layer of gate oxide.
- 6. A semiconductor device according to claim 1, wherein said channel region is in a base region, said base region being of a conductivity opposite to said drift region.
- 7. A semiconductor device according to claim 6, further comprising a source contact and a high conductivity region of the same conductivity type as said base region, said high conductivity region being formed in said base region, wherein said source contact is in ohmic contact with said source region and said high conductivity region.
- 8. A semiconductor device according to claim 7, wherein said source contact extends into a recess and wherein said high conductivity region is located at the bottom of a recess and said source region is located at a sidewall of said recess.
- 9. A method for reducing the threshold voltage of a short channel trench MOSFET comprising:
implanting a first dose of dopants of a first conductivity type to a first depth in a first layer of semiconductive material of a second conductivity type; driving said first dose of dopants in a diffusion drive to form a base region; implanting a second does of dopants of said first conductivity type to a second depth below said first depth into said base region; and driving said second dose of dopants to obtain a substantially uniform dopant concentration profile in said base region.
- 10. A method according to claim 9, wherein said first dose of dopants is implanted at a lower energy than said second dose of dopants.
- 11. A method according to claim 9, wherein said first dose is higher than said second dose.
- 12. A method according to claim 9, wherein said base region is between about 0.8 to about 1.5 microns deep.
RELATED APPLICATIONS
[0001] The application is based on and claims benefit of U.S. Provisional Application No. 60/378,189, filed on May 3, 2002, entitled Short Channel Trench Power MOSFET With Low Threshold Voltage, to which a claim of priority is hereby made.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60378189 |
May 2002 |
US |