The present disclosure relates to an electronic device, in particular a power MOSFET, provided with a protection element, and to a method for manufacturing the electronic device.
Numerous scientific papers have reported good switching performances of silicon carbide (SiC) MOSFET devices. From an industrial point of view, in addition to switching performances, SiC devices also have good structural robustness which is a desirable characteristic for power systems.
During the steps of manufacturing and handling the SiC wafers, the interaction between machinery and SiC wafers may cause the release of debris, due to the high hardness of SiC. Therefore, such debris may permanently deposit on the surface of the same wafers and form local defectiveness, which may impact on the functionality of the final MOSFET device.
In this regard,
The transistor 1 has debris 2 interposed between the gate region 4 and the source region 6. Furthermore, a gate oxide layer 10 extends, above the source region 6, between the substrate 8 and the gate region 4; in particular, the debris 2 extends through the gate oxide layer 10 throughout the entire thickness of the latter, electrically connecting the source region 6 and the gate region 4 to each other. Therefore, the debris 2 is a punctual defect which short-circuits the gate region 4 with the source region 6.
In use, when the gate region 4 is biased with a biasing voltage VGS, the debris 2 forms a conductive electrical path which causes the flow of a current iSC between the gate region 4 and the source region 6 (hereinafter also referred to as “short-circuit current” between the gate region 4 and the source region 6). In the presence of this current iSC, the transistor 1 fails.
A similar problem may occur in case of imperfections resulting from the gate oxide formation process, resulting in the formation of leakage paths by direct connection or tunnel effect between the gate region 4 and the source region 6.
Similarly, defectiveness of the type described above may also, or alternatively, form between the gate region 4 and the drain region 7.
Commercially available MOSFET devices are typically formed by a plurality of transistors 1 of the type shown in
The need is therefore felt to provide a solution to the problems set forth above.
According to the present disclosure, an electronic device provided with a protection element and a method for manufacturing the electronic device are provided. The protection element is a fuse coupled to a gate strip.
For a better understanding of the various embodiments of the present disclosure, the embodiments are now described, purely by way of non-limiting example, with reference to the attached drawings, wherein:
In particular, according to an embodiment of the present disclosure, a protection element 21 is interposed between the gate region 24 and the generator 23. More in particular, the protection element 21 is a fuse configured to interrupt the electrical connection between the generator 23 and the gate region 24 in the presence of the short-circuit current iSC (illustrated in
A MOSFET device according to an embodiment of the present disclosure is formed by a plurality (two or more) of transistors 20 of the type shown in
The MOSFET device 30 comprises an active-area region 32, a protection region 34, and a connection region 36. The protection region 34 is interposed between the active-area region 32 and the connection region 36.
In detail, the active-area region 32 includes a plurality of gate regions 24 and a plurality of source regions 26, of the strip type, each extending along a respective main direction, parallel to the Y axis, in a per se known manner.
The connection region 36 is a conductive path (e.g., having a ring-like shape) that connects all the gate regions 24 to a common gate terminal.
Each gate region 24, in particular of polysilicon or metal, has a width dG, measured along the X axis, for example comprised between 1.5 μm and 4 μm.
The protection region 34 includes a plurality of protection elements 21 (also referred to as “fuses”), each of which being in electrical connection with a respective gate region 24. In particular, in the embodiment of
Each fuse 21 has, in one embodiment, a substantially parallelepipedal shape with width dP, measured along the X axis, smaller than the respective width dG of the gate region 24 whereto it is coupled. The width dP is, for example, comprised between 1 μm and 2.5 μm.
Alternatively to what has been said, in a further embodiment, each fuse 21 has dimensions (in particular width dP) equal to the dimensions (in particular width dG) of the gate region 24 whereto it is coupled. In this case, the short-circuits protection (i.e., the ability of the fuse 21 to melt/blow before the gate region 24) is obtained by suitably selecting the material of the fuse 21 (material having a melting point for lower temperatures with respect to the material of the gate region 24).
The connection region 36 comprises a conductive portion 25 which extends coplanar with the fuse 21 and in continuity with the fuse 21. In particular, the conductive portion 25 is of polysilicon or metal, and is electrically coupled to each fuse 21 and, through the latter, to each gate region 24; above the conductive portion 25, and in electrical contact with the conductive portion 25, a metal layer 63 extends which forms a pad configured to be electrically coupled to the generator 23, in a per se known manner.
The conductive portion 25 may have any shape, for example it extends to form a ring that follows the shape and the extension of the region 36 of
In one embodiment, each fuse 21 is in structural and electrical continuity with the respective conductive portion 25 in the connection region 36. In other words, the conductive portion 25, the respective fuse 21 coupled thereto and the respective gate region 24 coupled to this fuse 21 form a monolithic structure. In a different embodiment, each fuse 21 is of a material different from the material of the gate region 24 and the conductive region 25 whereto it is coupled (e.g., the gate region 24 and the conductive region 25 are of polysilicon, and the fuse 21 is of metal).
In detail, the transistor 20 comprises a substrate 48, in particular of SiC, having a first and a second face 48a, 48b opposite to each other. In particular, in the present embodiment, the term “substrate” means a structural element which may comprise (but does not necessarily comprise) one or more epitaxial layers grown on a starting substrate.
An insulating layer 52 (in particular, a gate oxide), for example of deposited Silicon Oxide (SiO2), with thickness, measured along the Z axis, comprised between 30 nm and 60 nm, extends on the first face 48a.
The gate region (strip) 24 extends at the active-area region 32, on the insulating layer 52.
A field plate oxide layer 54, in particular of TEOS, extends at the protection region 34 and at the connection region 36, on the insulating layer 52. The field plate oxide layer 54 has a thickness, measured along the Z axis, at the protection region 34, comprised between 0.5 μm and 2.5 μm. The field-plate-oxide layer 54 has a thickness, measured along the Z axis, at the connection region 36, comprised between 1 μm and 2 μm. One or more of the substrate 48, the insulating layer 52, and the field plate oxide layer 54 form a body of the device 30.
The fuse 21, of thickness h, measured along the Z axis, comprised between 5 μm and 15 μm extends at the protection region 34, on the field-plate-oxide layer 54. In one embodiment, the fuse 21 has a XZ-plane section (i.e., base area of the fuse 21) comprised between 0.5 and 1.5 μm2.
According to an embodiment, as said, the fuse 21 is in electrical and structural continuity with the gate region 24. Furthermore, the fuse 21 is at least in part in electrical and structural continuity with the conductive region 25.
A further insulating layer 56 extends on the gate region 24 and on the fuse 21, at the active region 32 and at the protection region 34, respectively. The insulating layer 56 also extends at the connection region 36, above the conductive strip which extends in continuity with the fuse 21. The further insulating layer 56 is, in particular, of TEOS and has a thickness, measured along the Z axis, comprised between 500 nm and 900 nm.
A metallization layer 58, for example of Al/Si/Cu and of thickness, measured along the Z axis, comprised between 2.5 μm and 7 μm, extends at the active region 32, on the further insulating layer 56. The metallization layer 58 forms the first conduction terminal S (source) of the transistor 2 of
A passivation layer 62, for example of SiN, extends at the active region 32, the protection region 34 and the connection region 36, in particular respectively on the metallization layer 58, and on the further insulating layer 56.
A metal layer 63 extends, at the connection region 36, through the insulating layer 56 and the passivation layer 62, up to electrically contacting the conductive portion 25. The metal layer 63 (and at least in part also the underlying conductive portion 25) forms the aforementioned gate ring and is therefore in electrical contact with the gate regions 24 through the respective fuses 21.
An interface layer 64, in particular of nickel silicide, extends on the second face 48b. A metallization layer 66, for example of Ti/Ni/Au, extends on the interface layer 64. The metallization layer 66 forms the second conduction terminal D (drain) of the transistor 20 of
According to an embodiment of the present disclosure, at the protection region 34, i.e., at the fuse 21, a buried cavity 69 is present which extends completely through the insulating layer 56 (above the fuse 21 along Z) and in part through the field-plate-oxide layer 54 (below the fuse 21 along Z). The fuse 21 is supported, in the cavity 69, by a portion 54a of the field-plate-oxide layer 54 which protrudes within the cavity 69. The cavity 69 is closed at the top by a polymeric layer 68, in particular insulating (e.g., of Polyimide, PI, or Polyimide-Iso-IndroQuinazalinedione, PIQ). The insulating polymeric layer 68 extends above the passivation layer 62 and, at the protection region 34, extends into an opening made through the passivation layer 62 and the insulating layer 56, up to reaching the cavity 69 and the fuse 21. As better illustrated hereinbelow, the formation of the insulating polymeric layer 68 is such that the cavity 69 is not completely filled by the insulating polymeric layer 68, but is closed at the top by the insulating polymeric layer 68.
Under normal operating conditions, i.e., in the absence of defectiveness of the type shown 1A, there are no leakage currents between the gate region 24 and the source region 26 or, in any case, possible leakage currents are of the order of 10 nA (for gate biasing voltages VGS of the order of ±20 V), and therefore negligible. Conversely, in the presence of the aforementioned defectiveness, a current (i.e., the short-circuit current iSC) of the order of mA or slightly less (e.g., greater than 0.8 mA) is observed.
The Applicant has verified that when, during use, the short-circuit current iSC, in particular equal to about 1 mA, flows through the fuse 21 for a time t equal to about 1 ms, a temperature variation ΔT of the order of 104 K, develops according to the formula:
where ρ is the electrical resistivity of the fuse 21 (in the case of polysilicon equal to 10e−4 Ω·cm), c is the specific heat (in the case of polysilicon equal to 700 J/kg·keV), D is the density of the material of the fuse 21 (in the case of polysilicon equal to 2330 kg/m3), h is the thickness along the Z axis of the fuse 21 and dP is the width along the X axis of the fuse 21.
The Applicant has also verified that such a temperature variation ΔT in the time interval considered causes the fuse 21 to melt/blow, resulting in the insulation of the transistor 20 from the generator 23 (
The fuse 21 is designed in such a way as to interrupt the electrical connection between the connection region 36 (connected in use to the generator 23) and the gate region 24 in the presence of the short-circuit current iSC between the gate region 24 and the source region 26, whose value depends on the biasing voltage VGS and which is, in any case, greater than the leakage current observable under normal operating conditions. In particular, the fuse 21 is designed in such a way as to change physical state (e.g., from solid to melted or from solid to gaseous) in the presence of the short-circuit current iSC.
In general, therefore, the fuse 21 is designed so as to interrupt the electrical connection between the connection region 36 and the gate region 24 (e.g., by changing physical state) in the presence of a current greater than a critical threshold equal to at least one order of magnitude higher with respect to the leakage current under normal operating conditions (e.g., critical threshold equal to or greater than 50 nA).
The presence of the buried cavity 69 around the fuse 21 or, in other words, the formation of the fuse 21 at least in part within the buried cavity 69, allows the material in melted state or gaseous state of the fuse 21 to flow and be gathered within the buried cavity 69. In this manner, possible problems linked to a breakdown of the device 30 caused by the local increase in pressure following the change of state of the material of the fuse 21 are overcome.
In the embodiment of
With reference to
Then, on the front side 48a, the oxide layer 52, for example SiO2, is formed by CVD deposition and/or thermal oxidation. Subsequently, the field-plate-oxide layer 54 is formed on the oxide layer 52; more in particular, the field-plate-oxide layer 54 is formed at the protection region 34 intended to accommodate the fuse 21 and at the connection region 36 intended to accommodate the gate ring. To this end, it is performed a step of depositing TEOS and subsequently patterning the same to remove the field-plate-oxide layer 54 from the active-area region 32. In this manner, at the active-area region 32, the field-plate-oxide layer 54 is removed up to reaching the underlying oxide layer 52.
Then, a conductive layer, e.g., of polysilicon, is formed over the oxide layer 52 in the active-area region 32, and over the field-plate-oxide layer 54 in the protection 34 and connection regions 36; this conductive layer is then patterned (e.g., by lithography and etching steps) to form the conductive strips relating to the gate regions 24, the fuses 21 and the conductive portions 25, in the respective regions 32, 34 and 36.
Then, the insulating layer 56 is formed by depositing TEOS on the gate regions 24, fuses 21 and conductive portions 25.
With reference to
Then,
Then,
An opening 80 is thus formed wherethrough,
A step of forming the insulating polymeric layer 68, as said of Patterned Polyimide, PI, or Polyimide-Iso-IndroQuinazalinedione, PIQ, is then performed. The polymeric material PI or PIQ is deposited in a per se known manner.
The polymeric material PI or PIQ is known to be a material that may be deposited by spinning technique. When it is dispensed in the liquid phase on the rotating wafer, it forms a thin film which is then made denser, if desired, with thermal treatments. Considering the planarizing and viscosity properties of the polymeric material PI or PIQ, it does not completely penetrate within the cavity that accommodates the fuse, but closes it at the top.
The device 30 of
With reference to
Then, the oxide layer 52, for example SiO2, is formed on the front side 48a as described with reference to
Subsequently, the field-plate-oxide layer 54 is formed on the oxide layer 52; more particularly, the field-plate-oxide layer 54 is formed at the protection region 34 intended to accommodate the fuse 21 and at the connection region 36 intended to accommodate the gate ring. To this end, it is performed a step of depositing TEOS and subsequently patterning the same to remove the field-plate-oxide layer 54 from the active-area region 32. In this manner, at the active-area region 32, the field-plate-oxide layer 54 is removed up to reaching the underlying oxide layer 52.
Then, a conductive layer, e.g., of polysilicon, is formed over the oxide layer 52 in the active-area region 32, and over the field-plate-oxide layer 54 in the protection 34 and connection regions 36; this conductive layer is then patterned (e.g., by lithography and etching steps) to form the conductive strips relating to the gate regions 24 and the conductive portions 25, in the respective regions 32 and 36. The polysilicon conductive layer is removed at the protection region 34, i.e., it is removed where the formation of the fuses 21 is foreseen.
Then, the insulating layer 56 is formed by depositing TEOS on the gate regions 24 and conductive portions 25, and over the field-plate-oxide layer 54 in the protection region 34 where the polysilicon layer is missing.
With reference to
The method then proceeds with steps similar to those of
The device 30 of
From an examination of the characteristics of the various embodiments described in the present disclosure, the advantages that the embodiments affords are evident.
In particular, the fuses are implemented without modifications to the passivating cover, while the melted/gaseous material of the fuse after breaking has sufficient space to drain without negatively affecting the structure of the device.
Furthermore, in MOSFET devices formed by a plurality of transistors, connected in parallel to each other and cooperating with each other in order to suitably manage the currents utilized by the specific application wherein they are used, in case of failure of even just one transistor, belonging to the MOSFET device, the functionality of the entire MOSFET device may be restored by disconnecting the single faulty transistor, maintaining good electrical insulation characteristics and having a fractional loss on the current flow of the device.
Furthermore, in case of degradation of the insulation between the gate terminal and the source terminal of one or more transistors of the MOSFET device due to a leakage current greater than 0.8 mA, in use, the fuse relating to such one or more degraded transistors would melt, automatically segregating the degraded transistor.
Finally, it is clear that modifications and variations may be made to what has been described and illustrated herein, without thereby departing from the scope of the present disclosure.
For example, the various embodiments of the present disclosure may be applied to devices with a substrate of a material other than SiC, for example Si, GaN (gallium nitride) or glass or other material.
Furthermore, the various embodiment of the present disclosure finds applications in devices other than MOSFETs, for example GaN power devices, LDMOS (“Laterally Diffused MOS”), VMOS (“Vertical MOS”), DMOS (“Diffused MOS”), CMOS (“Complementary MOS”), or other integrated devices provided with a control terminal and at least one conduction terminal.
Furthermore, the device 30 may include one or more horizontal-channel MOSFET transistors.
Furthermore, the device 30 may be formed by a single transistor 20. In this case, the melting/blowing of the fuse 21 interrupts the operation of the entire device 30. This embodiment may be useful in the event that the device 30 is integrated in a complex electronic system and is not vital for the operation of the electronic system (for example, in the presence of redundancy), but wherein the failure of this device 30 could compromise the operation of other elements of the electronic system.
In addition, in the embodiment of
Furthermore, the fuse 21 may have a geometrical shape different from the parallelepipedal shape, such as, for example, a cylindrical or generically polyhedral shape.
According to a further embodiment, the protection element 21 is configured to interrupt the electrical connection between the connection region 36 and the gate region 24 in the absence of a change of physical state, but by breaking (direct or mediated by the presence of a further element) of the protection element 21 in the presence of the short-circuit current iSC.
Furthermore, it is evident that the cavity 69 may have a different shape from what has been shown, depending on the type of etching used to form the cavity.
In a further embodiment, a plurality of cavities 69 for each fuse 21 are present, arranged aligned to each other along the main extension of the fuse 21 (i.e., along the Y direction).
An electronic device (20; 30) may be summarized as including a solid body (48), in particular including Silicon Carbide; a gate terminal (24), extending into the solid body (48); a conductive path (36), extending at a first side of the solid body (48), configured to be electrically couplable to a generator (23) of a biasing voltage (VGS) of said gate terminal (24); a protection element (21) of a solid-state material, coupled to the gate terminal (24) and to the conductive path (36), the protection element (21) forming an electrical connection between the gate terminal (24) and the conductive path (36), and being configured to go from the solid state to a melted or gaseous state, interrupting said electrical connection, in response to a leakage current (iSC) through said protection element (21) greater than a critical threshold, characterized in that it further includes a buried cavity (69) in the solid body (48) accommodating, at least in part, said protection element (21).
The buried cavity (69) may be configured to contain material in melted or gaseous state of the protection element (21).
The buried cavity (69) may accommodate a support for supporting, at least in part, said protection element (21).
The protection element (21) may be a fuse.
The protection element (21) may be of a material having an electrical resistivity lower than 10 Ω·cm, chosen from among polysilicon, metal or conductive polymer.
The protection element (21), the gate terminal (24) and the conductive path (36) may form a monolithic structure.
The electronic device may further include a covering layer (68), in particular of polymeric material, which closes said buried cavity (69) at the top.
The covering layer (68) may extend in part into the buried cavity by physically contacting the protection element (21).
The covering layer (68) may be of Polyimide, PI, or Polyimide-Iso-IndroQuinazalinedione, PIQ.
The covering layer (68) may have a lower mechanical resistance with respect to the mechanical resistance of the solid body.
The protection element (21) may be of metal and extends in part on the gate terminal (24) and on the conductive path (36), said gate terminal (24) and said conductive path (36) being electrically coupled to each other exclusively by the protection element (21).
Said solid body may include Silicon Carbide, siC, and said device may be a vertical conduction MOSFET and may further include a source terminal (26), extending into the solid body (48) laterally to the gate terminal at a first side, of the solid body (48), and a drain terminal (66) extending at a second side, opposite to the first side, of the solid body (48).
The gate terminal (24) may be of strip type.
A method for manufacturing an electronic device (20; 30), may be summarized as including the steps of forming a gate terminal (24) in a solid body (48); forming a conductive path (36) configured to be electrically couplable to a generator (23) of a biasing voltage (VGS) of the gate terminal; forming a protection element (21) of a solid-state material, coupled to the gate terminal (24) and the conductive path (36), the protection element (21) forming an electrical connection between the gate terminal (24) and the conductive path (36), and being configured to go from the solid state to a melted or gaseous state, interrupting said electrical connection, in response to a leakage current (iSC) through said protection element (21) greater than a critical threshold, characterized in that it further includes the step of forming a buried cavity (69) in the solid body (48) accommodating, at least in part, said protection element (21).
The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
102022000017676 | Aug 2022 | IT | national |