The present disclosure relates to programmable memory cells, e.g., to non-volatile memory cells (e.g., bridging random access (CBRAM) memory cells, oxygen vacancy based Resistive RAM (ReRAM) cells, and phase-changing memory (PCM) cells) having a sidewall-type configuration.
Resistive memory cells, such as conductive bridging memory (CBRAM) and resistive RAM (ReRAM) cells are a new type of non-volatile memory cells that provide scaling and cost advantages over conventional Flash memory cells. A CBRAM is based on the physical re-location of ions within a solid electrolyte. A CBRAM memory cell can be made of two solid metal electrodes, one relatively inert (e.g., tungsten) the other electrochemically active (e.g., silver or copper), separated from each other by a thin layer or film of non-conducting material. The CBRAM cell generates programmable conducting filaments across the non-conducting film through the application of a bias voltage across the non-conducting film. The conducting filaments may be formed by single or very few nanometer-scale ions. The non-conducting film may be referred to as an electrolyte because it provides for the propagation of the conductive filament(s) across the film through an oxidation/reduction process much like in a battery. In a ReRAM cell, the conduction occurs through creation of a vacancy chain in an insulator. The generation of the conductive filament(s)/vacancy-chain(s) creates an on-state (high conduction between the electrodes), while the dissolution of the conductive filament(s)/vacancy-chain(s), e.g., by applying a similar polarity with Joule heating current or an opposite polarity but at smaller currents, reverts the electrolyte/insulator back to its nonconductive off-state. In this disclosure both the electrolyte film, layer, or region of a CBRAM cell and the insulator film, layer, or region of a ReRAM cell are referred to as an “electrolyte,” for the sake of simplicity.
A wide range of materials have been demonstrated for possible use in resistive memory cells, both for the electrolyte and the electrodes. One example is the Cu/SiOx based cell in which the Cu is the active metal-source electrode and the SiOx is the electrolyte.
One common problem facing resistive memory cells is the on-state retention, i.e., the ability of the conductive path (filament or vacancy chain) to be stable, especially at the elevated temperatures that the memory parts may typically be qualified to (e.g., 85 C/125 C).
As used herein, “conductive path” refers a conductive filament (e.g., in a CBRAM cell), vacancy chain (e.g., in an oxygen vacancy based ReRAM cell), or any other type of conductive path for connecting the electrodes of a non-volatile memory cell, typically through an electrolyte layer or region arranged between the electrodes. As used herein the “electrolyte layer” or “electrolyte region” refers to an electrolyte/insulator/memory layer or region between the bottom and top electrodes through which the conductive path propagates.
Some embodiments provide memory cells, e.g., CBRAM, ReRAM, or PCM cells, and methods of forming such memory cells, having a sloped or top electrode sidewall extending non-horizontally (e.g., vertically or otherwise non-horizontally) proximate a horizontally extending bottom electrode, with an electrolyte arranged between and defining a conductive path for filament formation between the horizontally extending bottom electrode and non-horizontally extending top electrode sidewall. In some embodiments, the top electrode sidewall may have a ring shape extending around an outer perimeter of the bottom electrode. This arrangement may provide a reduced filament formation area AFF, as compared with conventional horizontally stacked electrode-electrolyte-electrode memory cell structures.
According to one embodiment, a sidewall-type memory cell (e.g., a CBRAM, ReRAM, or PCM cell) comprises a bottom electrode, a top electrode layer defining a sidewall, and an electrolyte layer arranged between the bottom and top electrode layers, such that a conductive path is defined between the bottom electrode and a the top electrode sidewall via the electrolyte layer, wherein the bottom electrode layer extends generally horizontally with respect to a horizontal substrate, and the top electrode sidewall extends non-horizontally with respect to the horizontal substrate, such that when a positive bias-voltage is applied to the cell, a conductive path grows in a non-vertical direction (e.g., a generally horizontal direction or other non-vertical direction) between the bottom electrode and the top electrode sidewall.
According to another embodiment, a method of forming a sidewall-type resistive memory cell comprises depositing a bottom electrode layer over a horizontally extending substrate, forming a mask layer over the bottom electrode layer, patterning the bottom electrode layer and the mask layer to define a bottom electrode and mask region, depositing an electrolyte layer, and forming a top electrode such that a sidewall of the top electrode extends non-horizontally with respect to the horizontal substrate, with the electrode layer arranged between the bottom electrode and the top electrode layer sidewall.
Example embodiments are discussed below with reference to the drawings, in which:
According to various embodiments, a novel non-volatile memory (NVM) structure may define an electrode-electrolyte-electrode arrangement in a “sidewall” of the structure, as opposed to the conventional stack of horizontally-extending electrode and electrolyte layers shown in
As shown in
A bottom electrode (or cathode) layer 110 and a hard mask 112 may then be deposited or formed over the substrate 100 and bottom electrode connectors 102. Bottom electrode layer 110 may comprise any suitable conductive material or materials, e.g., polysilicon, doped polysilicon, amorphous silicon, doped amorphous silicon, or any other suitable material, and may be deposited or formed in any suitable manner. Hard mask layer 112 may be formed from any suitable materials (e.g., SiN, SiON, TEOS silicon oxide, or other dielectric material) and may be deposited or formed in any suitable manner as known in the art.
Next, as shown in
Next, as shown in
Decreasing the overlap OCP between the films decreases the conductive path formation volume, thus increasing the intrinsic nature of the electrode. The decrease in the conductive path formation volume may create a more robust conductive path and a repeatable program/erase method, because a single root conductive path can be formed as compared to a wider or branched path through a larger volume of electrode material. Retention may improve as well due to a smaller diffusion path for the conductive path.
A predetermined and/or uniform vertical-direction conductive path overlap OCP (i.e., the difference between the respective thicknesses of bottom electrode 120 and electrolyte layer 130) by forming layers 120 and 130 using methods that provide uniform layer thicknesses. For example, in some embodiments, layers 120 and 130 are formed by physical vapor deposition (PVD) processes.
In some embodiments, the vertical-direction conductive path overlap OCP (i.e., the difference between the respective thicknesses of bottom electrode 120 and electrolyte layer 130), is between 0 and 750 A. In some embodiments, the vertical-direction conductive path overlap OCP, is between 20 and 150. In one particular embodiment, bottom electrode 120 has a thickness of 400 A+/−30 A, and electrolyte layer 130 has a thickness of 300 A+/−20 A, thus providing a conductive path overlap OCP of 100 A+/−35 A. A conductive path overlap OCP of 100 A may provide a reduction in the effective filament formation area AFF of about 50% to 99% as compared with conventional horizontally-stacked electrode-electrolyte-electrode cell structures.
The example embodiment shown in
The example embodiment shown in
Various embodiments may provide one or more advantages relative to certain conventional structures and/or manufacturing techniques for conventional non-volatile memory cells. For example, some embodiments create a confined region for conductive path formation which will lead to a more robust conductive path with higher retention. Some embodiments provide that the conductive path formation region is outside of seams in the bottom electrode via. In some embodiments, the smaller electrode/conductive path formation area may allow for higher current densities to allow for unipolar cell switching (Vset and Vreset of same polarity). Some embodiments provide ultra thin electrodes for advanced processes with existing tools. Further, any of the structures and processes discussed herein may be applicable to a variety of memory cell types, for example CBRAM, ReRAM, PCM, and other advanced technologies. In some embodiments the manufacturing process involves fewer masks and/or fewer processing steps for a fundamentally cheaper flow, as compared with a manufacturing process for conventional cell structures.
This application claims the benefit of U.S. Provisional Application No. 61/780,249 filed on Mar. 13, 2013, which is incorporated herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5790455 | Caywood | Aug 1998 | A |
5962872 | Zhang et al. | Oct 1999 | A |
5986931 | Caywood | Nov 1999 | A |
6031287 | Harshfield | Feb 2000 | A |
6147395 | Gilgen | Nov 2000 | A |
6436611 | Lee | Aug 2002 | B1 |
20020036931 | Lowrey et al. | Mar 2002 | A1 |
20020039306 | Lowrey | Apr 2002 | A1 |
20040192009 | Belyansky et al. | Sep 2004 | A1 |
20050029505 | Lowrey | Feb 2005 | A1 |
20060006443 | Lowrey et al. | Jan 2006 | A1 |
20060097238 | Breuil et al. | May 2006 | A1 |
20070097738 | Asano et al. | May 2007 | A1 |
20070267618 | Zaidi et al. | Nov 2007 | A1 |
20080012079 | Zaidi | Jan 2008 | A1 |
20090017591 | Cervin-Lawry et al. | Jan 2009 | A1 |
20090026438 | Lin | Jan 2009 | A1 |
20090096568 | Hosoi et al. | Apr 2009 | A1 |
20090200640 | Hosoi et al. | Aug 2009 | A1 |
20100019218 | Chung | Jan 2010 | A1 |
20100084741 | Andres et al. | Apr 2010 | A1 |
20100163829 | Wang et al. | Jul 2010 | A1 |
20100193762 | Hsieh et al. | Aug 2010 | A1 |
20100252798 | Sumino | Oct 2010 | A1 |
20100264396 | Lung et al. | Oct 2010 | A1 |
20110147694 | Song | Jun 2011 | A1 |
20110180775 | Lin et al. | Jul 2011 | A1 |
20110291064 | Marsh et al. | Dec 2011 | A1 |
20120294065 | Hong et al. | Nov 2012 | A1 |
20120313071 | Gopalan | Dec 2012 | A1 |
20120319072 | Wei et al. | Dec 2012 | A1 |
20130001501 | Sills | Jan 2013 | A1 |
20130112936 | Wei et al. | May 2013 | A1 |
20130214234 | Gopalan et al. | Aug 2013 | A1 |
20130252431 | Chen et al. | Sep 2013 | A1 |
20130336046 | Oh | Dec 2013 | A1 |
20140264245 | Walls | Sep 2014 | A1 |
20150236255 | Fest et al. | Aug 2015 | A1 |
20150236258 | Fest et al. | Aug 2015 | A1 |
Number | Date | Country |
---|---|---|
102130145 | Jul 2011 | CN |
102007049786 | Apr 2009 | DE |
1355365 | Oct 2003 | EP |
2202816 | Jun 2010 | EP |
2267775 | Dec 2010 | EP |
2339585 | Jun 2011 | EP |
2012057772 | May 2012 | WO |
2012167286 | Dec 2012 | WO |
2014164015 | Oct 2014 | WO |
Entry |
---|
International Search Report and Written Opinion, Application No. PCT/US2014/019868, 10 pages, Jun. 5, 2014. |
International Search Report and Written Opinion, Application No. PCT/US2014/019906, 12 pages, Jul. 2, 2014. |
Kozicki, M., “Nanoscale Memory Elements Based on Solid-State Electrolytes,” IEEE Transactions on Nano Technology, vol. 4, No. 3, 8 pages, May 2005. |
Chen, A., “Non-Volatile Resistive Switching for Advanced Memory Applications,” IEDM Technical Digest, 4 pages, 2005. |
Balakrishnan, M. et al., “A Low Power Non-Volatile Memory Element Based on Copper in Deposited Silicon Oxide,” Non-Volatile Memory Technology Symposium, 7 pages, 2006. |
Schindler, C. et al., “Bipolar and Unipolar Resistive Switching in CU-Doped SiO2,” IEEE Transactions on Electron Devices, vol. 54, No. 10, 7 pages, 2007. |
Chen, A., “Ionic Memories: Status and Challenges,” Non-Volatile Memory Technology Symposium, 5 pages, 2008. |
Valov, I. et al., “Electrochemical Metallization Memories - Fundamentals, Applications, Prospects,” Nanotechnology, vol. 22, No. 25, 22 pages, Jun. 24, 2011. |
Jou, S. et al., “Resistance Switching Properties in Cu/Cu-SiO2/TaN Device,” Proceeding World Congress on Engineering, vol. 2, 4 pages, Jul. 6, 2011. |
Yang, L. et al., “Linear Scaling of Reset Current Down to 22-nm Node for a Novel CuxSiyO RRAM,” IEEE Electron Device Letters, vol. 33, No. 1, 3 pages, 2012. |
International Search Report and Written Opinion, Application No. PCT/US2015/016268, 9 pages, May 4, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2014/020188, 10 pages, May 13, 2014. |
International Search Report and Written Opinion, Application No. PCT/US2014/022194, 11 pages, May 16, 2014. |
U.S. Final Office Action, U.S. Appl. No. 14/184,034, 29 pages, Dec. 16, 2015. |
U.S. Final Office Action, U.S. Appl. No. 14/184,331, 10 pages, Nov. 12, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/184,177, 12 pages, Jun. 19, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,792, 23 pages, Jul. 8, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,674, 26 pages, Jul. 8, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,738, 26 pages, Jul. 16, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,953, 27 pages Jul. 31, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016321, 11 pages, Jul. 14, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016259, 16 pages, May 6, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016244, 11 pages, May 7, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016334, 11 pages, Dec. 7, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/062758, 12 pages, Mar. 2, 2016. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/184,034, 20 pages (Jul. 5, 2016). |
Number | Date | Country | |
---|---|---|---|
20140264248 A1 | Sep 2014 | US |
Number | Date | Country | |
---|---|---|---|
61780249 | Mar 2013 | US |