Claims
- 1. A circuit for providing an on-chip substantially constant delay in a signal path, comprising:
- a delay cell within the signal path requiring a substantially constant delay, the delay cell including
- a CMOS differential amplifier having pullup and pulldown currents being controlled by first and second control signals, respectively; and
- a delay lock loop for maintaining the substantially constant delay through the delay cell,
- the delay lock loop including:
- a delay line comprising a plurality of serially connected delay cells identical to the delay cell within the signal path, an input for receiving a reference clock signal, and an output for providing a delayed clock signal; a phase detector connected to the delay line and having outputs indicative of a phase difference between the delayed clock signal relative to the reference clock signal;
- a charge pump connected to the outputs of the phase detector and having a capacitor for providing an output signal thereform;
- a bias generator having an input connected to receive the output signal of the charge pump for providing first and second control signals; and
- a harmonic lock detector having a plurality of inputs connected to a preselected plurality of delay cells for receiving multiple phases of the clock signal and an output for providing a harmonic lock indication signal in dependence upon relative phases of the phase of the clock signal.
- 2. A circuit as claimed in claim 1 wherein the CMOS differential amplifier includes a NMOS transistor for controlling the pulldown current from a differential-pair in response to a first control signal and an PMOS transistor for controlling the pullup current to a complementary differential pair in response to a second control signal.
- 3. A circuit as claimed in claim 2 wherein the delay line includes differential input to single output buffers each connected to the output of one of the delay cells.
- 4. A circuit as claimed in claim 3 wherein the buffers include a bias input for varying delay through the buffer.
- 5. A circuit as claimed in claim 1 wherein the phase of delayed clock signal is about 360.degree. with respect to the reference clock signal.
- 6. A circuit as claimed in claim 5 wherein the phase of the delayed clock signal is .phi..sub.n, the phase of the reference clock signal is .phi..sub.o, and the delay lock loop maintains a phase relationship defined by .phi..sub.n=.phi..sub.o+ 360.degree..
- 7. A circuit as claimed in claim 6 wherein n=32, and the multiple phases include .phi..sub.7 .phi..sub.17, and .phi..sub.29.
- 8. A circuit for providing an on-chip substantially constant delay in a signal path, comprising:
- a delay cell within the signal path requiring a substantially constant delay, the delay cell including a CMOS differential amplifier having a NMOS transistor for controlling a pulldown current from a differential-pair in response to a first control signal and an PMOS transistor for controlling a pullup current to a complementary differential pair in response to a second control signal; and,
- a delay lock loop for maintaining the substantially constant delay through the delay cell,
- the delay lock loop including:
- a delay line comprising a plurality of serially connected delay cells identical to the delay cell within the signal path, an input for receiving a reference clock signal, and an output for providing a delayed clock signal;
- a phase detector connected to the delay line and having outputs indicative of a phase difference between the delayed clock signal relative to the reference clock signal;
- a charge pump connected to the outputs of the phase detector and having a capacitor for providing an output signal thereform; and
- a bias generator having an input connected to receive the output signal of the charge pump for providing first and second control signals.
Parent Case Info
This application is a continuation-in-part of application Ser. No. 07/782,353, filed Oct. 24, 1991 now U.S. Pat. No. 5,146,121.
US Referenced Citations (8)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
782353 |
Oct 1991 |
|