1. Technical Field
This patent application relates to radio frequency circuits and in particular to a signal handling apparatus and method that provides linearity, high quality factor, and compact size.
2. Background Information
There is an ever increasing demand for smaller and smaller electronic devices with improved performance and additional features. Smart phones, tablets, laptop computers, and similar computing devices are now invariably expected to communicate using may different types of wireless networks such as 3G, 4G, Long Term Evolution (LTE) and other cellular, Wireless Fidelity (Wi-Fi), Near Field Communication (NFC), Global Positioning System (GPS), Bluetooth and still others. Indeed, to provide even just full connectivity to LTE networks, more than 40 potential radio frequency bands must be accommodated. Numerous analog and mixed signal design challenges exist as a result of the need to accommodate the resulting ranges of operating frequencies and wide bandwidths.
In addition, a “thin is in” requirement continues to reduce the space available for antennas and other radio frequency components needed to provide this connectivity.
Deep Sub-Micron Complimentary Metal Oxide Semiconductor (DSM-CMOS) Integrated Circuit (IC) technologies are increasingly used to implement the mixed-signal front-ends needed in these systems. DSM-CMOS provides the required high density circuit integration, while reducing the operating voltage available to any particular circuit. While this provides the dual advantage of high-frequency operation and reduced circuit area, the ability to handle the need for higher power is compromised, as a result of the lower voltage levels. Thus, mixed signal front ends remain at least one area where alternative IC technologies such as gallium arsenide (GaAs) still present an attractive option.
Considerations from the digital design domain include an important design trend towards using substrates that inherently provide capacitance within the substrate itself. These products, such as FaradFlex™ available from Oak Mitsui Technologies of Hoosick Falls, N.Y. are based on ultra-thin laminated, low impedance, low inductance and high capacitance substrates. Another important advantage of these substrates is that they reduce the need for discrete bypass capacitors, which might otherwise consume half the physical circuit board space or more. Embedded capacitance circuit board technologies are becoming and increasingly necessary component of high-frequency circuits. The ultra-thin form factor in turn also means that they are typically thought to be best suited for low voltage, low power applications.
It has also been known for many years to transform impedances in radio frequency circuits. A circuit known as a Guenella transformer is one type of transmission line transformer. The purpose of this transformer is to match the characteristic impedance, such as 50 ohms, of a transmission line carrying an input signal to a different input impedance of the circuits internal to a device. Impedance matching is necessary to provide maximum signal power transfer with minimal reflection.
At present, radio frequency signal processing circuits such as filters and duplexers should exhibit relatively high Third-order Intercept Point (IP3) to handle weak receive signals in the presence of strong transmit signals, both those of interest to the receiver and interfering transmission.
There is an ever-increasing need for radio frequency circuits to operate over many different frequency bands that each have different required bandwidths. The most common approach is to provide a separate signal processing circuit, such as filter/duplexer, for each desired operating band. Individual filter/duplexer circuits are then interconnected with switches controlled by selection logic that enables one or more of the corresponding filter/duplexers depending upon the function desired. Problematically, these filter/duplexer networks are bulky, expensive and not easily re-configurable.
The above-mentioned and other related problems motivate the present invention, a signal handling apparatus that enables implementation of agile signal processing circuits (such as filter/duplexers) with the following attributes: high IP3, so as not to sacrifice desired linearity performance that would otherwise be available by using Surface Acoustic Wave (SAW) or Thin Film Bulk Acoustic Bar Resonator (FBAR) technologies, as well as compact size and programmability.
The key innovation is an approach to signal handling that allows for high linearity while retaining small size and programmability of the underlying signal processing circuits. The signal handling approach described herein is advantageous in applications that require handling of high power signals, across wide operating frequencies and bandwidths, while still being ideally adapted to the currently preferred IC technologies (such as DSM-CMOS) and currently preferred embedded capacitance, extremely thin circuit board substrates (such as FaradFlex).
In one specific implementation, the signal handling apparatus includes an input impedance transformer for receiving an input signal and matching an input impedance of the apparatus to an internal apparatus impedance, a splitter for splitting an output of the first impedance transformer into N split signals, a number of signal processing circuits for processing the N split signals, a combiner for combining the N split signals into a combined signal, and output impedance transformer for receiving the combined signal and for matching the internal apparatus impedance to an output impedance of the apparatus.
The signal processing circuits may include filters, duplexers, or other radio frequency circuits. The splitter signal processing circuits, and combiner may typically have respective input and output impedances equivalent to the internal apparatus impedance.
In one arrangement, the signal processing circuits are resonators that include at least one vector inductor. The vector inductor may be constructed from a plurality of mutual, tightly coupled, layered, inductive structures. In still other arrangements, the resonators further comprise an array of capacitors; the capacitor array may be tunable to provide a tunable filter.
In an embodiment where the capacitor array is tunable, it may be preferred to also provide tunable, frequency dependent impedance matching networks at the input and output.
Another implementation for a tunable resonator and/or filter uses a suitable printed circuit board substrate, such as a FaradFlex substrate, to implement the vector inductor(s). One or more capacitor arrays, implemented as integrated circuit chips, are then mounted on the PC board. The PC board also provides interconnections between the inductors and capacitors to implement the resonator and/or filter.
The detailed description below refers to the accompanying drawings, of which:
An input signal Pin, which may have an input impedance of 50 Ohms, is first provided to an input terminal of the input impedance transformer 102. The input signal (which may, for example be a radio frequency (RF) transmit or receive signal) undergoes impedance transformation by the impedance matching transformer 102, and as a result the impedance is dropped from 50 Ohms to RL Ohms, where RL is less than 50. This results in a voltage drop of
Although not shown in
The signal output from impedance transformer 102 is then split into N individual rails by the 1:N power splitter 104. This further drops the power level of each individual output rail by a factor of 1/N (such that each rail carries a signal of power Pin/N) and also drops voltage level of each individual output rail by a factor of √{square root over (N)}.
The power splitter 104 also further transforms the impedance R to R1/N, as per the notation at the output of splitter 104 in
A corresponding number, N, of signal processing circuits 110, then processes the resulting N signals. In the embodiment shown, these N circuits are each implemented as a set of M vector resonators. An example set of vector resonators 112-1, . . . , 112-M filter a selected one of the N signal rails; in other words, there may be a series of M vector resonators applied to each signal path.
After the vector resonators 112 (or other processing implemented by the signal processing circuit 110), the resulting N signals are then recombined by the N:1 power combiner transformer 120. Combiner transformer 120 then combines the N individual rails (each with a power of Pin/N and input impedance of R1/N) back to signal Pin of RL Ohms.
The final output impedance transformer 122 returns the circuit output impedance back to 50 Ohms at the terminal which provides the output signal, Pout.
The total effect of efficient impedance transforming networks 102, 122 and splitter/combiners 104, 120 can be shown to provide an improvement in linearity of
as compared to the case where the input signal Pin would instead be applied to the signal processing circuit 110 directly. In an example case where the number of rails, N=16, and RL=1 Ohm, the linearity improvement is thus approximately 17 dB.
In order to maintain compact size and programmability in the signal handling apparatus 100, certain component designs are preferred for an embodiment that is to provide a filter and/or duplexer signal processing function. In the illustrated embodiment of
As understood by those of skill in the art, a filter may typically include several inductors and capacitors, with the number of inductors and capacitors in the filter and their specific interconnection depends upon the type of filtering desired { bandpass, lowpass, etc.} and also depending upon the number of poles and zeros desired for such a filter. The discussion below is not concerned with that aspect of filter design, but rather the configuration of each individual inductor and capacitor component.
Briefly, the preferred design of each individual vector inductor uses tightly coupled, layered inductor pairs formed on a printed circuit board substrate. The tightly coupled inductor pairs should exhibit a high degree of mutual inductance. In one example embodiment, N mutually coupled inductors of inductance L with very tight coupling are fit into an area of size 1/N as compared to the size occupied by one uncoupled inductor (of value N*L). This results in a total reduction factor of N2 in size for each inductor. For N=16, the reduction in size is therefore 256 times smaller than an uncoupled, non-layered inductor.
As described in more detail below, each vector capacitor is preferably constructed in silicon from an array of N capacitors each of size C. A key benefit of a capacitor array formed in deep submicron CMOS is that it offers very small size. As one example, a capacitance ratio of more than 3:1 can be achieved, and programmability is achieved through the use of a 10-bit digital word to select the capacitance value.
As best shown in the cross-section detail of
and we can conclude that:
where V1 is the voltage applied across the inductor structure 212, L is the inductance of each patch 216, if M is a mutual inductance factor given by
M=k√{square root over (L1L2)}=kL because L1=L2=L
and where M is relatively high, such that the mutual inductance M approaches 0.95 or higher.
It should be noted that in comparing the closely coupled inductor pair architecture of
A “skin effect” of radio frequency signals propagating via planar patches 212 causes currents to generally flow on the surfaces of patches 220, rather than through the entire thickness of the copper layer. Increasing the thickness of the copper patches 220 will have no effect on the skin effect. The skin effect limits the ability to increase the Q and the total inductance in the single pair inductor structure.
However, the inductor pair configuration of
An adhesive layer 223 is disposed between adjacent ones of the inductor pairs 212; the adhesive is chosen to be relatively thin and have a relatively low static relative permittivity (dielectric constant) ∈r so that a given inductor pair 212-g will exhibit tight coupling to its neighboring inductor pair located immediately above (inductor pair 212-g−1) and below (inductor pair 212-g+1).
Mutual coupling of the overall vector inductor structure is determined by the distance between the layers and the dielectric constant of the materials disposed between the conductors. For an internal conductive layer 220 thickness of approximately 0.66 mils (16.74 μm) and dielectric substrate layers 222 of approximately 0.315 mils (8 μm), one would prefer to have an ∈r of the dielectric substrate of about 3.5 and an ∈r of the adhesive layers 225 of about 2.7 (if the adhesive is 0.3 mils (7.62 μm) thick). The outer conductors 228-1, 228-2 may preferably be somewhat thicker than that of the internal conductive layers 220—here the outer conductors may be 2.7 mils (67.54 μm) thick.
Not shown in
The stacked inductor of
Vector inductors 212 formed of tightly coupled layers with mutual inductance of 0.95 or higher shown herein in tend to provide great improvement in the available Q factor of greater than 200 or more.
We turn now to a discussion of the preferred configuration for the capacitor structure used in the resonators of
A typical problem presented by most MOS capacitor designs is that they induce non-linearities. In practical implementations for radio frequency signal processing, such capacitors will typically exhibit an alternating alternating current (AC) effects that varies in magnitude with the signal applied. To minimize this effect, the vector capacitor structure preferred here is constructed from an array of N capacitors, each of size C. A key benefit of a DSM-CMOS capacitor array is that it offers very small size. A capacitance ratio of more than 3:1 can be achieved, with programmability achieved through the use of a 10-bit digital word to select the capacitance value. By operating the MOS junctions in a particular range, the non-linearity effects can also be reduced.
To reduce non-linearity effects, one therefore also selectively chooses a bias voltage.
If the capacitance values of each element of the anti-parallel pair 512-1, 512-2 is the same, the total capacitance of the pair can be expressed as follows:
total capacitance CT1 at V1=[C1+ΔC1]+[C1−ΔC1]=2C1
and likewise
total capacitance CT2 at V2=[C2+ΔC2]+[C2−ΔC2]=2C2
Thus the effect of any different in capacitance, ΔC, as a result of the slope of curve 500 is cancelled as result of the anti-parallel configuration 510.
In a case where the four arrays 601, 602, 603 and 604 are provided on the same chip substrate, the voltages applied to the bias terminals in one array 601 may be different than the bias voltages applied to the other arrays 602, 603, and 604. In an application such as a smart phone this permits the different arrays to be used to implement different filters tuned to different radio frequency bands.
As mentioned previously, these inductor and capacitor constructions can be paired to form vector resonators, which can then be cascaded to form vector filters. When combined with the signal handling innovations of impedance transformation and power splitting/combining, a highly linear, compact, and programmable vector filter results. As discussed in more detail below, multiple vector filters can also be used to construct a programmable duplexer.
An extention to the general signal handling concepts described above is to implement a frequency dependent impedance matching network with the resonator components. The approach is thus as shown in
Turning attention to
The result in
Thus an input frequency dependent matching network 902 is used on the input side to match the input impedance R of the filter to impedance αR; likewise, an output frequency dependent matching network 922 matches impedance αR to the desired filter output impedance R. The frequency dependent matching networks 902, 912 can be controlled by a control circuit (not shown) that also sets the value for capacitance, Cs, of the resonator based on the desired operating frequency. By adding frequency dependent matching networks 902, 912 to the circuit of
A comparison of the simulation results of
A similar simulation is shown in
As mentioned above, the filter design techniques discussed herein are particularly useful in front-end duplexers such as used in smartphones. As but one example, the LTE band of 700 MHz to 2.7 GHz can be partitioned into two sub-bands, one for the lower frequencies and one for the higher frequencies, and a vector filter can be constructed for each sub-band.
An example construction of such a duplexer is shown in
It is generally known that is it is desirable for a duplexer to suppress intermodulation products; current design requirements also mean that a duplexer is ideally tunable across a wide range of selectable center frequencies and bandwidths. A duplexer should also exhibit a relatively high third order intercept (IP3). Most prior solutions implement separate duplexers for the different expected radio frequency bands of operation (3G, 4G, LTE, Wi-Fi, Bluetooth, etc.). The need for multiple duplexers specific to each operating band not only increases the overall size of a wireless device, but necessitates the use of radio frequency switches and other components that introduce insertion loss, non-linearities, and other design complications.
Using the vector inductor and capacitor array structures described above, one can implement a duplexer 800 that is tunable by digitally adjusting the amount of capacitance in any given resonator within any given filter 821, 822, 831, 832. This design approach permits a single duplexer 800 to operate across a wide range of radio frequencies and bandwidths. However, if the capacitance of a resonator/filter changes, but the inductance must be kept constant, the result is that the overall impedance of the resonator changes.
A second balun 1312 takes the respective differential outputs (VOUT_P and VOU_N) from each of the transmit filters 821, 822 (along with a ground reference VOUTGND) and feeds these to an antenna terminal ANT. The balun 1312 also provides differential signals (ANT_P, ANT_N) from the antenna terminal ANT to drive the receive filters including the low band receive filter 831 and high band receive filter 832. Respective outputs from these receive filters 831, 832 are fed to differential inputs (IN_, IN−) at each of a pair of receive baluns 1320, 1321 and from there at respective output terminals (OUT) to receivers associated with each of the receive bands.
The substrate 1410 thus serves to both implement the vector inductors 212 as well as serving as a physical support for the array capacitors 601. As shown, resistive components 1420 may also be provided on or within the printed circuit board substrate 1410. Connecting wires 1430 may interconnect the components of the apparatus, and the entire assembly may be encapsulated by a shield 1440 in an appropriate fashion.
A first row of the table shows modeled insertion loss for the low band and high band filters for a configuration where there is no hole cut in either the shield 1440 or substrate 1410. A second configuration in the second row of the table has a hole 1510 cut in the RF shield 1440 but no hole in the substrate 1410. A third implementation where there is both a hole cut in the RF shield 1440 as well as in the printed circuit board 1410 has modeled insertion losses listed in the bottom row of the table.
While various embodiments have now been particularly shown in the drawings and described in the text above, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the teachings herein. It is intended, therefore, that the invention be limited only by the claims that follow.
This application claims the benefit of and priority to a co-pending U.S. Provisional Patent Application entitled “Tunable Passive Filter Components”, Ser. No. 61/828,107 filed May 28, 2013, and co-pending U.S. Provisional Patent Application Entitled “Signal Handling Apparatus for Radio Frequency Circuits”, Ser. No. 61/857,446 filed Jul. 23, 2013. This application is also related to a co-pending U.S. Utility Patent Application entitled “Vector Inductor Having Multiple Mutually Coupled Metalization Layers Providing High Quality Factor”, Ser. No. 13/955,617 filed Jul. 31, 2013, and co-pending U.S. Utility Patent Application entitled “Array Capacitor”, Ser. No. 14/014,496 filed Aug. 30, 2013. The entire contents every one of the above-referenced applications are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
61828107 | May 2013 | US | |
61857446 | Jul 2013 | US |