Claims
- 1. A method of forming low resistance silicide for a mixed mode, analog/digital device comprising the steps of:
- providing a substrate having gate oxide and field oxide regions;
- depositing a first polysilicon layer over said substrate;
- patterning said first polysilicon layer to form a gate of an FET device and first electrode of a dual layer capacitor;
- forming oxide spacers adjacent to sidewalls of said gate and first electrode;
- forming source/drain regions in said substrate;
- depositing interpolysilicon oxide (IPO) over said substrate;
- depositing a second polysilicon layer over said IPO;
- patterning said second polysilicon layer to form a second electrode of said dual layer capacitor and a local polysilicon interconnect;
- depositing a capacitor protective oxide (CPO) over said dual layer capacitor;
- forming a CPO mask with a window over said FET device area
- and over said local polysilicon interconnect, and a region to protect said dual layer capacitor;
- etching said CPO and said IPO through said window to expose said FET device area and said local polysilicon interconnect;
- removing said CPO mask;
- depositing metal over said FET device area and over said local polysilicon interconnect;
- performing silicidation of said metal over said FET device area and over said local polysilicon interconnect;
- removing unreacted portions of said metal;
- depositing an interlevel dielectric; and
- performing process steps to complete the fabrication of said mixed mode device.
- 2. The method of claim 1, wherein said substrate is silicon.
- 3. The method of claim 1, wherein said gate oxide has a thickness between about 30 to 100 angstroms (.ANG.).
- 4. The method of claim 1, wherein said depositing a first polysilicon layer is accomplished with LPCVD employing silane as a silicon source material.
- 5. The method of claim 4, wherein said first polysilicon layer has a thickness between 1,500 to 3,000 (.ANG.).
- 6. The method of claim 1, wherein said patterning said first polysilicon layer is accomplished with dry plasma reactive ion etch (RIE).
- 7. The method of claim 1, wherein said oxide spacers have a thickness between about 1000 to 3000 .ANG..
- 8. The method of claim 1, wherein said forming source/drain regions is accomplished by implanting arsenic at a dosage level between about 2.times.10.sup.15 to 7.times.10.sup.15 atoms/cm.sup.2 at an energy level between about 50 to 55 KEV.
- 9. The method of claim 1, wherein said depositing interpolysilicon oxide is accomplished by depositing a hot temperature oxide (HTO) at a temperature between about 800 to 850.degree. C. by the reaction of dichlorosilane and nitrous oxide.
- 10. The method of claim 9, wherein said IPO has a thickness between about 350 to 400 .ANG..
- 11. The method of claim 1, wherein said depositing a second polysilicon layer is accomplished with LPCVD employing silane as a silicon source material.
- 12. The method of claim 11, wherein said second polysilicon layer has a thickness between about 1,500 to 3,000 (.ANG.).
- 13. The method of claim 1, wherein said capacitor protective oxide (CPO) is a LPTEOS or PE-oxide.
- 14. The method of claim 13, wherein said CPO has a thickness between about 3000 to 5000 .ANG..
- 15. The method of claim 1, wherein said CPO mask comprises a photoresist having a thickness between about 1 to 1.2 micrometers (.mu.m).
- 16. The method of claim 1, wherein said etching said CPO and said HTO is accomplished by reactive ion etching (RIE).
- 17. The method of claim 1, wherein said depositing metal is accomplished by sputtering titanium.
- 18. The method of claim 17, wherein said titanium has a thickness between about 200 to 1000 .ANG..
- 19. The method of claim 1, wherein said silicidation is accomplished by heating said titanium to a temperature between about 700 to 710.degree. C.
- 20. The method of claim 1, wherein said removing unreacted portions of said metal is accomplished with a selective-etch recipe comprising NH.sub.4 OH, H.sub.2 O.sub.2, H.sub.2 O.).
- 21. The method of claim 1, wherein said process steps to complete the fabrication of said mixed mode device comprise metallization and passivation.
Parent Case Info
This is a division of patent application Ser. No. 08/990,269, filing date Dec. 15, 1997 now U.S. Pat. No. 5,924,011, Silicide Process For Mixed Mode Product, assigned to the same assignee as the present invention.
US Referenced Citations (6)
Non-Patent Literature Citations (2)
Entry |
S.Wolf et al, "Silicon Processing For The VLSI Era" vol. 1, Lattice Press, Sunset Beach, CA, 1986, p. 386, 544. |
S. Wolf, "Silicon Processing For The VLSI Era" vol. 2, Lattice Press, Sunset Beach, CA, 1990, p. 384. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
990269 |
Dec 1997 |
|