Claims
- 1. An SOI BiCMOS integrated circuit having a set of bipolar transistors in a bipolar region and a set of CMOS transistors in a CMOS region of a device layer above a buried insulating layer, in which a set of heterojunction bipolar transistors are also disposed above said buried insulating layer;said device layer has a thickness less than about 0.2 μm and at least some of said set of heterojunction transistors have collectors formed from an epitaxial silicon layer disposed above said device layer and having a thickness greater than about 0.5 μm, and also have bases formed from SiGe alloy; at least some of said set of heterojunction bipolar transistors are surrounded by STI in said device layer; and at least some of said set of heterojunction bipolar transistors have shallow trenches separating an emitter contact region from a base contact region; and said set of CMOS transistors are covered by an insulating fill layer having a fill top surface substantially coplanar with a surface of said bipolar transistors.
- 2. An SOI BiCMOS integrated circuit according to claim 1, in which said fill top surface is substantially coplanar with an epitaxial top surface of said epitaxial silicon layer.
- 3. An SOI BiCMOS integrated circuit according to claim 1, in which said fill top surface is substantially coplanar with a SiGe top surface of said SiGe layer.
- 4. An SOI BiCMOS integrated circuit according to claim 1, further including an interconnect layer above said CMOS region, interconnecting at least some of said CMOS transistors and disposed above a first fill sublayer and below said fill top surface.
Parent Case Info
This application is a divisional of prior application Ser. No. 09/387,326 filed on Aug. 31, 1999 now U.S. Pat. No. 6,235,567.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
02185061-A |
Jul 1990 |
JP |