The disclosure is directed, in general, to a semiconductor device and, more specifically, to a silicon germanium flow with raised source/drain regions in the NMOS.
There exists a continuing need to improve semiconductor device performance and further scale semiconductor devices. A characteristic that limits scalability and device performance is electron and/or hole mobility (e.g., also referred to as channel mobility) throughout the channel region of transistors. As devices continue to shrink in size, the channel region also continues to shrink in size, which can limit channel mobility.
One technique that may improve scaling limits and device performance is to introduce strain into the channel region, which can improve electron and/or hole mobility. Different types of strain, including expansive strain, uniaxial tensile strain, and compressive strain, have been introduced into channel regions of various types of transistors in order to determine their effect on electron and/or hole mobility. For some devices, certain types of strain improve mobility whereas other types degrade mobility.
One process known and used to create strain within the channel region is to form a layer of strain inducing material over the gate structure. The strain inducing material may then be subjected to an annealing process to create the strain within the channel region. Unfortunately, it has been observed that the introduction of just one kind of strain into the channel region using such a strain-inducing layer is insufficient to support some of the next generation devices.
Accordingly, what is needed in the art is an improved method for manufacturing a semiconductor device that provides improved channel mobility and/or lowered source/drain resistance.
To address the above-discussed deficiencies of the prior art, the disclosure provides a semiconductor device and method of manufacture therefore. The semiconductor device, in one embodiment, includes a P-type metal oxide semiconductor (PMOS) device region located over a substrate and an N-type metal oxide semiconductor (NMOS) device region located over the substrate. The PMOS device region, in this embodiment, includes a first gate structure located over the substrate, the first gate structure including a first gate dielectric and a first gate electrode. The first gate structure further includes recessed epitaxial silicon germanium regions located in the substrate on opposing sides of the first gate structure, and first source/drain regions located on opposing sides of the first gate structure. In this embodiment at least a portion of each of the first source/drain regions is located within one of the recessed epitaxial silicon germanium regions. The NMOS device region, in this embodiment, includes a second gate structure located over the substrate, the second gate structure including a second gate dielectric and a second gate electrode. The NMOS device region further includes second source/drain regions located on opposing sides of the second gate structure, wherein each of the second source/drain regions includes a raised portion located above the substrate and does not comprise epitaxial silicon germanium.
Additionally provided is a method for manufacturing a semiconductor device. This method, in one embodiment, includes providing a substrate having a P-type metal oxide semiconductor (PMOS) device region and N-type metal oxide semiconductor (NMOS) device region, and forming a first gate structure including a first hardmask over the substrate in the PMOS device region and a second gate structure including a second hardmask over the substrate in the NMOS device region. This method further includes creating recessed epitaxial silicon germanium regions in the substrate on opposing sides of the first gate structure, the first hardmask protecting the first gate structure from the creating, and forming first source/drain regions on opposing sides of the first gate structure, wherein at least a portion of each of the first source/drain regions is located within one of the recessed epitaxial silicon germanium regions. Additionally, a raised portion is grown above the substrate on opposing sides of the second gate structure, the raised portion forming at least a part of second source/drain regions located on opposing sides of the second gate structure, and further wherein the first and second hardmasks protect the first and second gate structures from the growing.
Also provided is a method for manufacturing a semiconductor device. The method, without limitation, may include: 1) forming a substrate having a P-type metal oxide semiconductor (PMOS) device region and N-type metal oxide semiconductor (NMOS) device region, 2) forming a first gate structure over the substrate in the PMOS device region and a second gate structure over the substrate in the NMOS device region, 3) forming recessed epitaxial silicon germanium regions in the substrate on opposing sides of the first gate structure, 4) forming first source/drain regions on opposing sides of the first gate structure, wherein at least a portion of each of the first source/drain regions is located within one of the recessed epitaxial silicon germanium regions, and 5) forming second source/drain regions on opposing sides of the second gate structure, wherein each of the second source/drain regions includes a raised portion located above the substrate and does not comprise epitaxial silicon germanium.
For a more complete understanding of the disclosure, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The substrate 110 of
The PMOS device region 120 of
The PMOS device region 120 of
The SiGe regions 140 are employed within the PMOS device region 120 to improve transistor performance by increasing the mobility of the carriers in the channel thereof. It is believed that the improvement is a result of the lattice mismatch that induces mechanical stress or strain across the channel regions. Specifically, a compressive-strained channel typically provides the hole mobility enhancement that is beneficial for the PMOS device region 120.
The PMOS device region 120 further includes first source/drain regions 150 located on opposing sides of the first gate structure 125. Each of the first source/drain regions 150, or at least a portion thereof, is located within one of the SiGe regions 140. The first source/drain regions 150, in the embodiment of
The substrate 110 further includes the NMOS device region 160. The NMOS device region 160 includes a second gate structure 165 located over the substrate 110. The second gate structure 165, in this embodiment, includes a second gate dielectric 170, a second gate electrode 173 and gate sidewall spacers 178. Similar to above, the second gate dielectric 170, second gate electrode 173, and gate sidewall spacers 178 may comprise many different materials, conventional and not.
The NMOS device region 160 further includes second source/drain regions 190 located on opposing sides of the second gate structure 165. Each of the second source/drain regions 190 include a raised portion 198 located above the substrate 110. For example, the raised portions 198 are located above a top surface of the substrate 110. The raised portions 198, in one embodiment, do not comprise epitaxial silicon germanium. Nevertheless, the raised portions 198 may comprise epitaxial silicon or silicon carbon, among others, and remain within the purview of this disclosure. Likewise, an interface may be located at a junction where the substrate 110 and raised portions 198 touch one another.
Each of the second source/drain regions 190, at least in the example embodiment of
The semiconductor device 100 of
Located within the substrate 210 in
The substrate 210 of
Located within the substrate 210 in the PMOS device region 220 is a well region 230. The well region 230, in the embodiment of
Located over the well region 230 is a first gate structure 240. The gate structure 240 includes a first gate dielectric 243, a first gate electrode 245, a gate hardmask 248, and gate sidewall spacers 250. The gate dielectric 243 may comprise a number of different materials and stay within the scope of the disclosure. For example, the gate dielectric 243 may comprise silicon dioxide, or in an alternative embodiment comprise a high dielectric constant (K) material. In the illustrative embodiment of
Any one of a plurality of manufacturing techniques could be used to form the gate dielectric 243. For example, the gate dielectric 243 may be either grown or deposited. Additionally, the growth or deposition steps may require a significant number of different temperatures, pressures, gasses, flow rates, etc.
While the embodiment of
The deposition conditions for the gate electrode 245 may vary. However, if the gate electrode 245 were to comprise standard polysilicon, such as the instance in
The gate hardmask 248 may comprise various different materials. In one embodiment, however, the gate hardmask 248 comprises silicon carbide. In alternative embodiments, the gate hardmask 245 comprise silicon nitride or silicon oxynitride, among others. Those skilled in the art understand the processes, whether conventional or not, that might be used to form the gate hardmask 248.
The gate sidewall spacers 250 of the first gate structure 240 may comprise many different materials. In the particular embodiment of
Those skilled in the art understand the processes that might be used to form the gate sidewall spacers 250. For example, in one embodiment a conformal layer of gate sidewall material is deposited on the gate structure 240 and the substrate 210 using a chemical vapor deposition (CVD) process to an appropriate thickness. Thereafter, the conformal layer of gate sidewall material is subjected to an anisotropic etch, thus resulting in the gate sidewall spacers 250.
Located within the substrate 210 in the NMOS device region 260 is a well region 270. The well region 270, as a result of being located within the NMOS device region 260, would generally contain a P-type dopant. For example, the well region 270 would likely be doped with a P-type dopant dose ranging from about 1E13 atoms/cm2 to about 1E14 atoms/cm2 and at an energy ranging from about 100 keV to about 500 keV. This may result in the well region 270 having a peak dopant concentration ranging from about 5E17 atoms/cm3 to about 1E19 atoms/cm3. Those skilled in the art understand that in certain circumstances where the P-type substrate 210 dopant concentration is high enough, the well region 270 may be excluded.
Located over the well region 270 is a second gate structure 280. The gate structure 280 includes a second gate dielectric 283, a second gate electrode 285, a gate hardmask 288, and gate sidewall spacers 290. Each of the second gate dielectric 283, second gate electrode 285, gate hardmask 288, and gate sidewall spacers 290 may comprise similar materials and be formed using similar processes as each of the first gate dielectric 243, first gate electrode 245, gate hardmask 248, and gate sidewall spacers 250, respectively. In many instances, the related features are formed using the same processing steps, and only thereafter patterned resulting in the first gate structure 240 and the second gate structure 280.
Thereafter, a radiation sensitive resist coating (e.g., a conformal layer of resist) would be formed over the conformal layer of masking material. The radiation sensitive resist coating would then be patterned by selectively exposing the resist through a mask. In turn, the exposed areas of the coating become either more or less soluble than the unexposed areas, depending on the type of resist. A solvent developer would then be used to remove the less soluble areas leaving the patterned resist layer 320. The patterned resist layer 320, and an appropriate etch, could then be used to pattern the masking layer 310, thus exposing the substrate 210 in at least a portion of the PMOS device region 220 of the device 200.
The process of etching the recesses 510 may be conventional or not. In one embodiment, a standard silicon etch is used. For example, the etch may be a “box silicon etch”, as shown in
It is also within the scope of the disclosure to etch the recesses 510 to any suitable depth. In the example application, the recesses 510 are etched to a depth between about 10 nm and about 60 nm. Additionally, the depth of the recesses 510 may be approximately the same depth as the subsequently formed source/drain implants 1020 (see
It is within the scope of the embodiment to use any suitable process to form the SiGe regions 610. For example, reduced-temperature chemical vapor deposition (“RTCVD”), ultra-high vacuum chemical vapor deposition (“UHCVD”), molecular beam epitaxy (“MBE”), or a small or large batch furnace-based process may be used. In the example application, a RTCVD process is used to form the SiGe regions 610. The example RTCVD process uses a temperature range of about 450° C. to about 800° C. and a pressure between about 1 Torr and about 100 Torr. In addition, the RTCVD uses the silicon-bearing precursor DCS (dichlorosilane), the germanium-bearing precursor GeH4 (germane), and the p-doping precursor B2H6 (diborane) Process selectivity is achieved by including HCl (hydrochloric acid) and the carrier gas H2 (hydrogen).
While not shown in
As is illustrated in
The raised portions 710, at least in the embodiment of
The raised portions 710, in one embodiment, are formed by growing undoped epitaxial silicon. The example RTCVD process uses a temperature range of about 650° C. to about 725° C. and a pressure between about 10 Torr and about 20 Torr. In addition, the RTCVD uses the silicon-bearing precursor DCS (dichlorosilane). Process selectivity is achieved by including HCl (hydrochloric acid) and the carrier gas H2 (hydrogen). Accordingly, the undoped epitaxial silicon, at least in this embodiment, is selectively deposited. For example, the gate hardmasks 248, 288 required during the formation of the SiGe regions 610 help protect the gate electrodes 245, 285 from this selective deposition. Accordingly, few new steps are required to incorporate the raised portions 710 into the already existing process flow. This, in turn, allows the use of the raised portions 710 with little additional expense.+
In an alternative embodiment, the raised portions 710 comprise carbon substitutionally incorporated within silicon, or what is hereafter referred to as silicon carbon. In the embodiment wherein the raised portions 710 comprise silicon carbon, a process using a temperature ranging from about 450° C. to about 750° C. and a pressure ranging from about 1 Torr to about 100 Torr, might be used. In addition, the process might use the silicon-bearing precursor Si3H8 (trisilane), the carbon-bearing precursor SiCH6 (methyl-silane), and the n-doping precursor PH3 (phosphine). Process selectivity may be achieved by including HCl (hydrochloric acid) and the carrier gas H2 (hydrogen)
The patterned resist layer 810, as well as the gate structure 280 in this embodiment, may then be used to position the second extension implants 820. In the illustrative embodiment, the extension implants 820 are located in at least a portion of the raised portions 710. Moreover, in the illustrative embodiment the extension implants 820 extend through the raised portions 710 and into a well region 270 located in the substrate 210.
The extension implants 820 may be conventionally formed and generally have a peak dopant concentration ranging from about 1E19 atoms/cm3 to about 2E20 atoms/cm3. As is standard in the industry, the implants 820 should have a dopant type opposite to that of the well region 270 they are located within. Accordingly, the implants 820 are doped with an N-type dopant.
The source/drain sidewall spacers 910, as illustrated, may be located on opposing sides of the gate structure 240 and the gate structure 280. For example, as shown, the source/drain sidewall spacers 910 may be located directly on the gate sidewall spacers 290. Other configurations, however, could be used.
The source/drain sidewall spacers 910 may be formed using many different processes. In one embodiment, however, the source/drain sidewall spacers 910 comprise a nitride and are formed using a chemical vapor deposition (CVD) process. For example, a conformal layer of nitride may be formed over the entire substrate 210. Thereafter, the conformal layer of nitride may be subjected to an anisotropic etch, in this embodiment resulting in the source/drain sidewall spacers 910. Other embodiments exist wherein the source/drain sidewalls spacers 910 comprise a different material and are formed using a different suitable process.
The patterned resist layer 1010, as well as the source/drain sidewall spacers 910 in this embodiment, may then be used to position the source/drain implants 1020. In the illustrative embodiment, the source/drain implants 1020 are located in at least a portion of the SiGe regions 610. Moreover, in the illustrative embodiment the source/drain implants 1020 extend through the raised portions 710 into the SiGe regions 610 in the PMOS device region 220.
The source/drain implants 1020 may be conventionally formed. Generally, the source/drain implants 1020 have a peak dopant concentration ranging from about 1E18 atoms/cm3 to about 1E21 atoms/cm3. Also, the source/drain implants 1020 typically have a dopant type opposite to that of the well region 230 they are located within. Accordingly, in the embodiment shown in
The patterned resist layer 1110, as well as the gate structure 280 in this embodiment, may then be used to form the source/drain implants 1120. In the illustrative embodiment, the source/drain implants 1120 are located in at least a portion of the raised portions 710. Moreover, in the illustrative embodiment the source/drain implants 1120 extend through the raised portions 710 in the well region 270 in the substrate 210.
The source/drain implants 1120 may be conventionally formed. Generally, the source/drain implants 1120 have a peak dopant concentration ranging from about 1E18 atoms/cm3 to about 1E21 atoms/cm3. Also, the source/drain implants 1120 typically have a dopant type opposite to that of the well region 270 they are located within. Accordingly, in the embodiment shown in
After completing the device 200 of
The process flow described with respect to
In yet a different embodiment, the removal of the masking layer 310 and the formation of the raised portions 710 may be conducted in the same processing tool. For example, a single processing tool having multiple chambers could be used, wherein one chamber removes the masking layer 310 and another chamber forms the raised portions 710. In this embodiment, one would not need to break vacuum to form the various layers. In an even different embodiment, the deposition chamber used to form the raised portions 710 could be plumbed to include an etchant that might be used to remove the masking layer 310. In this embodiment, a single processing tool having only a single chamber might be used to accomplish both tasks. Other modifications and embodiments additionally exist.
The phrase “providing a substrate”, as used herein, means that the substrate may be obtained from a party having already manufactured it, or alternatively may mean manufacturing the substrate themselves and providing it for its intended purpose.
Those skilled in the art to which the disclosure relates will appreciate that other and further additions, deletions, substitutions and modifications may be made to the described embodiments without departing from the scope of the disclosure.