Abe, et al., “Silicon Wafer-Bonding Process Technology for SOI Structures”, Conference on Solid State Devices and Materials, Sponsored by The Japan Society of Applied Physics, 853-856, (1990). |
Auberton-Herve, A.J., “SOI: Materials to Systems”, Digest of the International Electron Device Meeting, San Francisco, 5-10, (Dec. 1996). |
Cartagena, et al., “Bonded Etchback Silicon on Sapphire Bipolar Junction Transistors”, In: The Electrochemical Society Interface, 2(1) 1064-8208, Program and Abstracts: 183rd Meeting of the Electrochemcal Society Pennington, NJ, 65-314, (1993). |
Harendt, et al., “Silicon on Insulator Material by Wafer Bonding”, Journal of Electronic Materials, 20 (3)., 267-77, (Mar. 1991). |
Imthurn, et al., “Bonded Silicon-on-Sapphire Wafers and Devices”, Journal of Applied Physics , 72 (6), 2526-7, (Sep. 1992). |
Lasky, J.B., “Wafer Bonding for Silicon-on-Insulator Technologies”, Applied Physics Letters, 48 (1), 78-80, (Jan. 6, 1986). |
Lee, et al., “Novel Pattern Transfer Process for Bonded SOI Giga-bit DRAMs”, IEEE International SOI Conference, Piscataway, NJ, 114-115, (1996). |
Lu, et al., “Bonding Silicon Wafers by Use of Electrostatic Fields Followed by Rapid Thermal Heating”, Material Letters, 4 (11), 461-464, (Oct. 1986). |
Mumola, et al., “Recent Advances in Thinning of Bonded SOI Wafers by Plasma Assisted Chemical Etching”, Processing of the Third International Symposium on Semiconductor Wafer Bonding: Physics and Applications, Electrochem. Soc., Pennington, NJ, 28-32 (1995). |
Nakamura, et al., “Giga-bit DRAM Cells with Low Capacitance and Low Resistance Bit-Lines on Buried MOFET's and Capacitors by Using Bonded SOI”, Technical Digest—International Electron Devices Meeting (IEEE), Piscataway, NJ, 889-892, (1995). |