Claims
- 1. A silicon-on-insulator field effect transistor for use in an electrostatic discharge protection circuit comprising
- an insulating layer,
- a semiconductor material layer on said insulating layer,
- a plurality of phsically and electrically isolated regions of semiconductor material formed from said semiconductor material region, each isolated region having a source region spaced from a drain region by a channel region,
- a first interconnect means for electrically connecting all of said source regions,
- a second interconnect means for electrically connecting all of said drain regions, and
- a third interconnect means overlying all of said channel regions and functioning as a common gate.
- 2. The silicon-on-insulator field effect transistor as defined by claim 1 wherein said plurality of electrically isolated regions comprise physically isolated mesa structures.
Parent Case Info
This is a Division of application Ser. No. 08/224,363, filed Apr. 7, 1994 now U.S. Pat. No. 5,48,9792.
Government Interests
This invention was made with Government support under Contract No. F49620-93-C-0014 awarded by the Air Force Office of Scientific Research/Joint Services Electronics Program. The Government has certain rights to this invention.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
523800 |
Jan 1993 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
224363 |
Apr 1994 |
|