Claims
- 1. A method of fabricating a field effect transistor in a silicon layer over an insulating layer comprising the steps of
- (a) forming a silicon oxide layer on said silicon layer,
- (b) forming a silicon nitride layer on said silicon oxide layer,
- (c) removing a portion of said silicon oxide layer and said silicon nitride layer to expose a portion of said silicon layer,
- (d) oxidizing said portion of said silicon layer thereby forming a thick oxide layer and thereby thinning said silicon layer to form a recessed portion,
- (e) removing a portion of said thick oxide to expose said recessed portion,
- (f) growing a gate oxide on said recessed portion,
- (g) depositing polysilicon on said gate oxide and over said silicon nitride layer,
- (h) removing both said polysilicon overlying said silicon nitride layer and said silicon nitride layer thereby leaving a polysilicon gate electrode on said gate oxide, and
- (i) forming source and drain regions in said silicon layer using said polysilicon gate electrode as a dopant mask for self-alignment.
- 2. A method of fabricating a field effect transistor in a silicon layer over an insulating layer comprising the steps of
- (a) forming a silicon oxide layer on said silicon layer,
- (b) forming a silicon nitride layer on said silicon oxide layer,
- (c) removing a portion of said silicon nitride layer over a portion of said silicon layer,
- (d) oxidizing said portion of said silicon layer thereby forming a thick oxide layer and thereby thinning said silicon layer to form a recessed portion,
- (e) removing a portion of said thick oxide to expose said recessed portion,
- (f) growing a gate oxide on said recessed portion,
- (g) depositing polysilicon on said gate oxide, and
- (h) removing both said polysilicon overlying said silicon nitride layer and said silicon nitride layer thereby leaving a polysilicon gate electrode on said gate oxide.
- 3. The method as defined by claim 1 and further including the step of implanting dopant into a channel region under the polysilcon gate electrode.
- 4. The method as defined by claim 2 and further including the step of implanting dopant into a channel region under the polysilcon gate electrode.
Parent Case Info
This patent application is a division of divisional application Ser. No. 08/461,355 filed Jun. 5, 1995, now U.S. Pat. No. 5,982,003, which is a division of application Ser. No. 08/224,363 filed Apr. 7, 1994, now U.S. Pat. No. 5,489,792.
Government Interests
This invention was made with Government support under Contract No. F49620-93-C-0014 awarded by the Air Force Office of Scientific Research/Joint Services Electronics Program. The government has certain rights to this invention.
US Referenced Citations (25)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 523 800 A1 |
Jan 1993 |
EPX |
Non-Patent Literature Citations (3)
Entry |
Lee et al., "A New 0.25-[micron] Recessed Channel MOSFET with Selectivity Halo-Doped Channel and Deep Graded Source / Drain", IEEE Electron Device Letters, vol. 1, No. 12, 1993, pp. 578-580. |
Colinge, J.P., "Reduction of Floating Substrate Effect in Thin-Film SOI MOSFETs", H-P Labs, 23.sup.rd Dec. 1985, 1 page. |
Young, K.K. et al., "Avalance-Induced Drain-Source Breakdown in SOI n-MOSFETS," IEEE Trans. Elec. Devices, vol. 35, No. 4, Apr. 1988. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
461355 |
Jun 1995 |
|
Parent |
224363 |
Apr 1994 |
|