Claims
- 1. An integrated circuit comprisinga first field effect transistor and a second field effect transistor formed in a semiconductor material layer on an insulting layer, each transistor having a source region, a drain region, and a channel region between said source region and said drain region, said channel region of said first field effect transistor being recessed in height below said source region and said drain region of said first field effect transistor, whereby said first field effect transistor and said second field effect transistor have different threshold voltages due to different channel thicknesses.
- 2. The integrated circuit as defined by claim 1 wherein said channel region of said first field effect transistor also has a dopant implant for threshold adjustment.
- 3. The integrated circuit as defined by claim 1 wherein said channel region of said second field effect transistor is recessed in height but less than the recess of the first field effect transistor.
- 4. The integrated circuit as defined in claim 3 wherein the channel regions of said first field effect transistor and said second field effect transistor also have dopant implants for threshold adjustment.
- 5. The integrated circuit as defined by claim 1 wherein the channel regions of said first field effect transistor and said second field effect transistor also have dopant implants for threshold adjustment.
- 6. An integrated circuit comprising a first field effect transistor formed in a semiconductor material layer on an insulating layer in a supporting semiconductor substrate, and a second field effect transistor formed in said semiconductor substrate adjacent to said first field effect transistor, said second field effect transistor forming an element in an electrostatic discharge protection circuit, each transistor having a source region, a drain region, and a channel region between said source region and said drain region, said channel region of said first field effect transistor being recessed in height below said source region and said drain region of said first field effect transistor, whereby said first field effect transistor and said second field effect transistor have different threshold voltages.
- 7. The integrated circuit as defined by claim 6 wherein said channel region of said second field effect transistor is recessed in height but less than the recess of the first field effect transistor.
- 8. The integrated circuit as defined in claim 7 wherein the channel regions of said first field effect transistor and said second field effect transistor have dopant implants for threshold adjustment.
- 9. The integrated circuit as defined by claim 6 wherein the channel regions of said first field effect transistor and said second field effect transistor have dopant implants for threshold adjustment.
Parent Case Info
This is a divisional of application Ser. No. 09/393,767, filed Sep. 10, 1999, now U.S. Pat. No. 6,121,077, which is a divisional of application Ser. No. 08/461,355, filed Jun. 5, 1995, now U.S. Pat. No. 5,982,003, which is a divisional of application Ser. No. 08/224,363, filed Apr. 7, 1994, now U.S. Pat. No. 5,489,792.
US Referenced Citations (22)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 523 800 A1 |
Jan 1993 |
EP |
Non-Patent Literature Citations (2)
Entry |
Colinge, J.P., “Reduction of Floating Substrate Effect in Thin-Film SOI MOSFETS”, H-P Labs, 23rd Dec. 1985, 1 page. |
Young, K.K. et al., “Avalance-Induced Drain-Source Breakdown in SOI n-MOSFETS,” IEEE Trans. Elec. Devices, vol. 35, No. 4, Apr. 1988. |