Claims
- 1. A memory cell, the memory cell comprising:
a semiconductor chip, the semiconductor chip comprising a contact; and a capacitor, the capacitor comprising:
a ferroelectric film, a top electrode, and a bottom electrode, wherein the bottom electrode comprises a single nonoxidized, conductive, oxygen diffusion barrier layer in contact with the ferroelectric film and the contact.
- 2. The memory cell of claim 1, further comprising a transistor, the transistor comprising a source junction, a drain junction, a gate, and a channel region
- 3. The memory cell of claim 1, wherein the single nonoxidized, conductive, oxygen diffusion barrier layer comprises ruthenium.
- 4. The memory cell of claim 1, wherein the single nonoxidized, conductive, oxygen diffusion barrier layer comprises iridium.
- 5. The memory cell of claim 1, wherein the ferroelectric layer is selected from the group consisting of SrBi2Ta2O9, Pb(Zr,Ti)O3, and (Bi,La)4Ti3O12.
- 6. The memory cell of claim 1, wherein the contact comprises a material selected from the group consisting of tungsten and polysilicon.
- 7. The memory cell of claim 1, further comprising an adhesion layer in contact with the single nonoxidized, conductive, oxygen diffusion barrier layer and the contact.
- 8. The memory cell of claim 7, wherein the adhesion layer comprises a nitride selected from the group consisting of Ti nitride, Ta nitride, Al nitride, alloys thereof, and mixtures thereof.
- 9. The memory cell of claim 1, wherein the contact comprises a stack, the stack comprising titanium nitride on a material selected from the group consisting of tungsten and aluminum.
- 10. A capacitor, the capacitor comprising:
a ferroelectric film; a first electrode; and a second electrode, the second electrode consisting of a nonoxidized conductive, oxygen diffusion barrier layer.
- 11. The capacitor of claim 10, wherein the nonoxidized conductive, oxygen diffusion barrier layer comprises a single layer, and wherein the single layer is in contact with the ferroelectric film.
- 12. The capacitor of claim 10, further comprising an adhesion layer in contact with the single nonoxidized, conductive, oxygen diffusion barrier layer
- 13. The capacitor of claim 12, wherein the adhesion layer comprises a nitride selected from the group consisting of Ti nitride, Ta nitride, Al nitride, alloys thereof, and mixtures thereof.
- 14. A capacitor, the capacitor comprising:
a ferroelectric film; a first electrode; and a second electrode, the second electrode comprising a nonoxidized conductive, oxygen diffusion barrier layer in contact with the ferroelectric film.
- 15. The capacitor of claim 14, further comprising an adhesion layer in contact with the single nonoxidized, conductive, oxygen diffusion barrier layer
- 16. The capacitor of claim 15, wherein the adhesion layer comprises a nitride selected from the group consisting of Ti nitride, Ta nitride, Al nitride, alloys thereof, and mixtures thereof.
- 17. A method of fabricating a capacitor, the capacitor comprising a ferroelectric film in contact with a conductive, oxygen diffusion barrier electrode layer, the method comprising the steps of:
forming a conductive, oxygen diffusion barrier electrode layer; depositing a ferroelectric layer atop the conductive, oxygen diffusion barrier electrode layer; and annealing the ferroelectric layer in an oxygen ambient, wherein a partial pressure of oxygen in the oxygen ambient pO2 is controlled at a level sufficient to oxidize the ferroelectric layer but not at a level sufficient to oxidize the conductive, oxygen diffusion barrier electrode layer.
- 18. The method of claim 17, wherein the conductive, oxygen diffusion barrier electrode layer comprises ruthenium.
- 19. The method of claim 17, wherein the conductive, oxygen diffusion barrier electrode layer comprises iridium.
- 20. The method of claim 17, wherein a log(pO2) is greater than a log(pO2-Bulk), wherein pO2-Bulk is a partial pressure of oxygen in a bulk N2 gas containing approximately 0.07 ppm O2.
- 21. The method of claim 17, wherein a log(pO2) is from about −3.5 to about −1.
- 22. The method of claim 17, wherein the annealing is conducted at a temperature of from about 600° C. to about 800° C.
- 23. The method of claim 17, wherein the annealing is conducted at a temperature of from about 650° C. to about 750° C.
- 24. The method of claim 17, wherein the annealing is conducted at a temperature of from about 667° C. to about 717° C.
- 25. The method of claim 17, wherein the annealing is conducted at a temperature of from about 667° C. to about 717° C. and a pO2 of from about 0.0532 mtorr to about 2.81 torr.
- 26. The method of claim 19, wherein the annealing is conducted at a temperature of from about 667° C. to about 717° C. and a pO2 of from about 0.0532 mtorr to about 2.81 torr.
- 27. The method of claim 18, wherein the annealing is conducted at a temperature of from about 400° C. to about 600° C. and a log(pO2) (atm) of from about −12.5 to about −9.
RELATED APPLICATION
[0001] This application claims the benefit of U.S. Provisional Application No. 60/337,525, filed Nov. 9, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60337525 |
Nov 2001 |
US |