Claims
- 1. A single-chip microcomputer for use with an external synchronous dynamic memory, wherein the external synchronous dynamic memory includes a clock signal input terminal and a chip select signal input terminal, the single-chip microcomputer comprising:a central processing unit; a clock generating unit for use with an external oscillator, and including a PLL; a control unit coupled to the central processing unit via an internal bus, and including a register; a first external terminal; and a second external terminal, wherein the clock generating unit generates a first clock signal and a second clock signal, wherein the second clock signal is provided to the central processing unit, wherein the first clock signal is provided to the clock signal input terminal of the external synchronous dynamic memory via the first external terminal, and wherein the control unit provides a chip select signal to the chip select signal input terminal of the external synchronous dynamic memory via the second external terminal.
- 2. A single chip data processor comprising:a controller for a synchronous dynamic type RAM; an external terminal which provides an address signal for the synchronous dynamic type RAM; an external terminal which provides a data signal for the synchronous dynamic type RAM and receives from the synchronous dynamic type RAM; an external terminal which provides a column address signal for the synchronous dynamic type RAM; an external terminal which provides a row address signal for the synchronous dynamic type RAM; an external terminal which provides a write enable signal for the synchronous dynamic type RAM; an external terminal which provides a chip select signal for the synchronous dynamic type RAM; an external terminal which provides a clock enable signal for the synchronous dynamic type RAM; an external terminal which provides a clock signal for the synchronous dynamic type RAM; and a phase lock loop circuit, wherein the phase lock loop circuit generates a plurality of clock signals including a first clock signal provided to the synchronous dynamic type RAM.
- 3. The single chip data processor of claim 2 further comprising a clock terminal which is coupled to the phase lock loop, wherein the first clock signal is provided to the synchronous dynamic type RAM.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-255099 |
Sep 1993 |
JP |
|
6-36472 |
Feb 1994 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 09/918,625, filed Jul. 30, 2001, now U.S. Pat. No. 6,591,294, which is a continuation of U.S. application Ser. No. 09/467,087, filed Dec. 10, 1999, now U.S. Pat. No. 6,279,063, which is a continuation of U.S. application Ser. No. 09/191,313, filed Nov. 13, 1998, now U.S. Pat. No. 6,212,620, which is a continuation of U.S. application Ser. No. 09/055,099, filed Apr. 3, 1998, now U.S. Pat. No. 5,930,523, which is a continuation of U.S. application Ser. No. 08/306,100, filed Sep. 14, 1994, now abandoned.
US Referenced Citations (30)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0212640 |
Apr 1987 |
EP |
0346917 |
Dec 1989 |
EP |
0506594 |
Sep 1992 |
EP |
0523764 |
Jan 1993 |
EP |
0588607 |
Mar 1994 |
EP |
0624844 |
Nov 1994 |
EP |
Non-Patent Literature Citations (3)
Entry |
IEEE Journal of Solid-State Circuits, vol. 26, No. 11, Nov. 11, 1991, pp. 1586-1592, “A 0.5W 64-Kilobyte Snoopy Cache Memory with Pseudo Two-Port Operation” by Kobayashi et al. |
Proceedings, IEEE 1993 Custom Integrated Circuits Conference, May 9, 1993, pp. 25.21-25.24, “A High Performance/Low Power K-byte 4-Way Set Associative Integrated Cache Memory,” by Nguyen et al. |
IBM Technical Disclosure Bulletin, Nov. 1989, vol. 32, No. 6A, pp. 246-248, “Method of Communication Between a PC and a 68000-Based System Using Parallel Ports.” |
Continuations (5)
|
Number |
Date |
Country |
Parent |
09/918625 |
Jul 2001 |
US |
Child |
10/172290 |
|
US |
Parent |
09/467087 |
Dec 1999 |
US |
Child |
09/918625 |
|
US |
Parent |
09/191313 |
Nov 1998 |
US |
Child |
09/467087 |
|
US |
Parent |
09/055099 |
Apr 1998 |
US |
Child |
09/191313 |
|
US |
Parent |
08/306100 |
Sep 1994 |
US |
Child |
09/055099 |
|
US |