Claims
- 1. A method, comprising reading from a first port of a single ended simplex dual port memory cell having a first wordline for the first port onto only a first bitline coupled to said first port wherein said first port is coupled to said memory cell by a first pass gate transistor controlled by said first wordline, and writing to a second port of said single ended simplex dual port memory cell having a second wordline for said second port onto only a second bitline coupled to said second port wherein said second port is coupled to said memory cell by a second pass gate transistor controlled by said second wordline, using wordline voltages that are approximately equal for each of the read and write operations, and wherein said first pass gate transistor has a higher resistance than said second pass gate transistor.
- 2. The method of claim 1 wherein the wordline voltages are approximately equal to an operating voltage of the memory cell.
- 3. The method of claim 2 wherein the read and write operations are performed simultaneously.
- 4. The method of claim 1 wherein said first pass gate transistor is a first NMOS transistor and wherein said second pass gate transistor is a second NMOS transistor.
- 5. A single ended simplex dual port memory cell comprising:a first port coupled to a first bitline and to a first wordline; a second port coupled to a second bitline and to a second wordline; a memory circuit operative to store a data bit, said memory circuit coupled to said first port by a first pass gate transistor controlled by said first wordline and to said second port by a second pass gate transistor controlled by said second wordline, wherein a first wordline voltage at said first wordline activates said first port for reading said data bit from said memory circuit to only said first bitline, wherein a second wordline voltage at said second wordline activates said second port for writing said data bit from only said second bitline to said memory circuit, and wherein said first and second wordline voltages are approximately equal, and wherein said first pass gate transistor has a higher resistance than said second pass gate transistor.
- 6. A single ended simplex dual port memory cell as recited in claim 5 wherein said first and second wordline voltages are approximately equal to an operating voltage of said memory circuit.
- 7. A single ended simplex dual port memory cell as recited in claim 6 wherein said first and second wordline voltages are applied simultaneously so that to read said data bit from said memory circuit and to write said data bit to said memory circuit.
- 8. A single ended simplex dual port memory cell as recited in claim 5 wherein said first pass gate transistor is a first NMOS transistor and wherein said second pass gate transistor is a second NMOS transistor.
- 9. A single ended simplex dual port memory cell as recited in claim 5 wherein said memory circuit includes a first resistive load and a second resistive load.
- 10. A memory device comprising; an array of single ended simplex dual port memory cells, each havinga first port coupled to a first bitline and to a first wordline; a second port coupled to a second bitline and to a second wordline; a memory circuit operative to store a data bit, said memory circuit coupled to said first port by a first pass gate transistor controlled by said first wordline and to said second port by a second pass gate transistor controlled by said second wordline, wherein a first wordline voltage at said first wordline activates said first port for reading said data bit from said memory circuit to only said first bitline, wherein a second wordline voltage at said second wordline activates said second port for writing said data bit from only said second bitline to said memory circuit, and wherein said first and second wordline voltages are approximately equal, and wherein said first pass gate transistor has a higher resistance than said second pass gate transistor.
- 11. A memory device as recited in claim 10 wherein said first and second wordline voltages are approximately equal to an operating voltage of said memory circuit.
- 12. A memory device as recited in claim 11 wherein said first and second wordline voltages are applied simultaneously so that to read said data bit from said memory circuit and to write said data bit to said memory circuit.
- 13. A memory device as recited in claim 10 wherein said first pass gate transistor is a first NMOS transistor and wherein said second pass gate transistor is a second NMOS transistor.
- 14. A memory device as recited in claim 10 wherein said memory circuit includes a first resistive load and a second resistive load.
Parent Case Info
This patent application is a division of application Ser. No. 09/443,062, filed Nov. 18, 1999 now U.S. Pat. No. 6,262,912, entitled “SINGLE ENDED SIMPLEX DUAL PORT MEMORY CELL”, by Sywyk et al., which is hereby incorporated by reference.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5289432 |
Dhong et al. |
Feb 1994 |
A |
5384734 |
Tsujihashi |
Jan 1995 |
A |
5424995 |
Miyazaki et al. |
Jun 1995 |
A |
5428574 |
Kuo et al. |
Jun 1995 |
A |
5434818 |
Byers et al. |
Jul 1995 |
A |
6005796 |
Sywyk et al. |
Dec 1999 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
0434852 |
Jul 1991 |
EP |
Non-Patent Literature Citations (3)
Entry |
Helmut Liedl, Kurt Marquardt, Dual-Port RAM for Cost-Attractive Multi-Microcontroller Systems. |
Feipei Lai, Ying Lang Chuang, Shyh Jong Chen, A New Design Methodology for Multiport SRAM Cell. |
Motomu Ukita, Shuji Murakami, Yadato Yamagata, Hirotada Kuriyama, Yasumasa Nishimura, Kenji Anami, a Single-Bit-Line Cross-Point Cell Activation (SCPA) Architecture for Ultra-Low-Power SRAM's. |