1. Field of the Invention
The present invention relates to semiconductor devices and methods for making semiconductor devices. More particularly, the present invention relates to metal-insulator-metal capacitors and methods for making metal-insulator-metal capacitors that include a grown capacitor dielectric layer.
2. Background of the Invention
A metal-insulator-metal capacitor (MIMCAP) is a semiconductor device often used in, for example, mixed signal devices and logic devices. A conventional MIMCAP includes a bottom electrode and a top electrode separated by a capacitor dielectric layer. The capacitor dielectric layer is often deposited by plasma enhanced chemical vapor deposition, sputtering, or evaporation.
Fabrication of conventional MIMCAPs consists of providing a substrate and depositing a first conductive layer over the substrate. A capacitor dielectric layer is then deposited over the first conductive layer. A second conductive layer is deposited over the capacitor dielectric layer. In the case of MIMCAP structures, the conductive layers are composed of metals or metal containing alloys. Depending on the thickness of the second conductive layer, an etch stop layer can be deposited over the second conductive layer to serve as an etch stop when vias or other electrical connections are formed to make electrical contact to the second conductive layer.
A top electrode is formed from the second conductive layer and a bottom electrode is formed from the first conductive layer. To form the top electrode, a photoresist is deposited over the etch stop layer and the second conductive layer, and patterned. Using the photoresist as a mask, the etch stop layer and the second conductive layer are patterned, using etching, to form the top electrode. In some integration schemes, it may be desirable to pattern or etch the bottom electrode before or after the deposition of any subsequent layers.
Problems arise, however, as the demand and cost for MIMCAPs, for example, embedded in back-end-of-line (BEOL) integrated circuits increases. To achieve higher capacitance, either thinner dielectric layers or dielectric layers possessing higher dielectric constants (also called k-value) are required as capacitance scales inversely with capacitor dielectric thickness. However, as the capacitor dielectric becomes thinner, reliability (device lifetime), dielectric breakdown strength, and TDDB (time-dependent dielectric breakdown) decrease. Further, state-of-the-art BEOL integration has moved to copper metallization for metal interconnect structures. Copper, though excellent for reducing resistivity in interconnects, is difficult to integrate with MIMCAP structures because it diffuses readily through many common dielectrics, thereby shorting the capacitor or at the very least exacerbating the reduction in device lifetime.
Conventional solutions exist to resolve some of the above issues, but those solutions require additional photolithography steps. Because the cost of an additional photolithographic pattern step will typically represent a significant fraction of the overall expected return-on-investment for manufacturing the semiconductor device, conventional solutions add undesirable complexity and cost to the fabrication process.
Thus, there is a need to overcome these and other problems of the prior art and to provide MIMCAPs and methods for fabrication of MIMCAPs with lower fabrication costs and higher performance.
According to various embodiments, the present teachings include a metal-insulator-metal capacitor (MIMCAP). The MIMCAP can include a bottom electrode and a grown layer disposed on a surface of the bottom electrode. The grown layer can have a k-value greater than 1. The MIMCAP can further include a top electrode disposed on the grown layer.
According to various other embodiments, the present teachings include a method of making a metal-insulator-metal capacitor (MIMCAP). The method can include depositing a first conductive layer on a substrate. A capacitor dielectric layer can then be grown from the first conductive layer, where the capacitor dielectric layer has a k-value greater than 1. A second conductive layer can be deposited on the capacitor dielectric layer.
According to other embodiments, the present teachings include another method of making a metal-insulator-metal capacitor (MIMCAP). The method can include patterning a mask layer to expose a portion of a first conductive layer. A capacitor dielectric layer can be grown from the first conductive layer, where the grown capacitor dielectric layer has a k-value greater than 1. An etch stop layer can be deposited on the grown capacitor dielectric layer and an insulating layer and resist layer can be deposited on the etch stop layer. A via structure can be formed in the insulating layer after the resist layer is patterned and a second conductive layer can be deposited in the via structure. The second conductive layer can make electrical contact with the grown capacitor dielectric layer.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the invention and together with the description, serve to explain the principles of the invention.
In the following description, reference is made to the accompanying drawings that form a part thereof, and in which is shown by way of illustration specific exemplary embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention and it is to be understood that other embodiments may be utilized and that changes may be made without departing from the scope of the invention. The following description is, therefore, not to be taken in a limited sense.
Notwithstanding that the numerical ranges and parameters setting forth the broad scope of the invention are approximations, the numerical values set forth in the specific examples are reported as precisely as possible. Any numerical value, however, inherently contains certain errors necessarily resulting from the standard deviation found in their respective testing measurements. Moreover, all ranges disclosed herein are to be understood to encompass any and all sub-ranges subsumed therein. For example, a range of “less than 10” can include any and all sub-ranges between (and including) the minimum value of zero and the maximum value of 10, that is, any and all sub-ranges having a minimum value of equal to or greater than zero and a maximum value of equal to or less than 10, e.g., 1 to 5.
As used herein and unless otherwise specified, the term “growing a layer” and “grown layer” refer to a layer that includes atoms or molecules from an underlying layer, such as, for example, the grown layer can be an oxide formed by oxidation of the underlying layer or a nitride formed by nitridation of the underlying layer. Other materials, however, can also be used.
According to various embodiments and as shown in
According to various embodiments, grown layer 130 can be a capacitor dielectric layer having a k-value greater than 1. Grown layer can be formed of, for example, an oxide or a nitride that is thermally or chemically grown from bottom electrode 110. Thus, some exemplary bottom electrode/capacitor dielectric layer combinations for MIMCAP 100 include copper/copper oxide, tantalum/tantalum oxide, titanium/titanium oxide, and aluminum/aluminum oxide. Grown layer 130 can have a thickness of, for example, 1500 Åor less. Moreover, in various embodiments, grown layer 130 can have a capacitance density of at least about 1.5 fF/μm2. In various other embodiments, grown layer 130 can have a capacitance density of at least about 3 fF/μm2.
According to various embodiments, grown layer 130 can have a k-value of greater than about 3.0. According to other embodiments, grown layer 130 can have a k-value of greater than about 6.8.
In one exemplary embodiment, MIMCAP 100 can be formed using copper metal technology employed in CMOS BEOL fabrication. For example, bottom electrode 110 can be formed of copper, grown layer 130 can be formed of copper oxide, and top electrode 120 can be formed of copper. Copper oxide can have a dielectric constant of approximately 18, so grown layer 130 can have a thickness of about 50 nm to provide a capacitance of about 3 fF/μm2.
Referring to
Referring to
As shown in
In an exemplary embodiment, grown layer 230 can be formed by thermal oxidation of a copper bottom electrode 210 to form a copper oxide as follows:
Cu(solid)+O2(gas)+Heat→X CuO(solid)+(1−X) Cu2O(solid), where X varies from 0 to 1.
In another exemplary embodiment, grown layer 230 can be formed by chemical oxidation of copper bottom electrode 210 to form a copper oxide as follows:
Cu(solid)+H2O2(liquid)+H2O(liquid)→X CuO(solid)+(1−X) Cu2O(solid), where X varies from 0 to 1.
In another exemplary embodiment, grown layer 230 can be formed by oxidation of copper bottom electrode 210 to form a copper oxide using a plasma as follows
Cu(solid)+O2(gas)+plasma→X CuO(solid)+(1−X) Cu2O(solid), where X varies from 0 to 1.
As shown in
Referring to
Referring to
In an exemplary embodiment, grown layer 330 can be a copper oxide formed by thermal oxidation, chemical oxidation, or plasma oxidation of a copper first conductive layer 310. Grown capacitor dielectric 330 can have a thickness of, for example, 1500 Åor less. Moreover, in various embodiments, grown capacitor dielectric 330 can have a capacitance density of at least about 1.5 fF/μm2. In various other embodiments, grown capacitor dielectric 330 can have a capacitance density of at least about 3 fF/μm2.
As shown in
Referring to FIG, 3D, a via can be formed to expose the top surface of grown capacitor dielectric layer 330. A second conducting layer 320 can then be deposited in the via to function as a top electrode. Second conducting layer 320 can be formed of, for example, copper. Thus, MIMCAP 300 can include top electrode/via 320, grown capacitor dielectric 330, and bottom electrode 310.
While the invention has been illustrated with respect to one or more implementations, alterations and/or modifications can be made to the illustrated examples without departing from the spirit and scope of the appended claims. In addition, while a particular feature of the invention may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular function. Furthermore, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in either the detailed description and the claims, such terms are intended to be inclusive in a manner similar to the term “comprising.”
Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.