This invention relates to electronic integrated circuits, and more particularly to electronic integrated circuits having transistors fabricated with semiconductor-on-insulator technology.
Virtually all modern electronic products—including laptop computers, mobile telephones, and electric cars—utilize complementary metal oxide semiconductor (CMOS) transistor integrated circuits (ICs), and in many cases CMOS ICs fabricated using a semiconductor-on-insulator process, such as silicon-on-insulator (SOI) or germanium-on-insulator. SOI transistors in which the electrical insulator is aluminum oxide (i.e., sapphire) are called silicon-on-sapphire or “SOS” devices. Another example of a semiconductor-on-insulator technology is “silicon-on-glass”, and other examples are known to those of ordinary skill in the art.
Taking SOI as one example of semiconductor-on-insulator, SOI technology encompasses the use of a layered silicon-insulator-silicon substrate in place of conventional “bulk” silicon substrates in semiconductor manufacturing. More specifically, SOI transistors are generally fabricated on a layer of silicon dioxide, SiO2 (often called a “buried oxide” or “BOX” layer) formed on a bulk silicon substrate. The BOX layer reduces certain parasitic effects typical of bulk silicon CMOS processes, thereby improving performance. SOI-based devices thus differ from conventional bulk silicon devices in that the silicon regions of the CMOS transistors are fabricated on an electrical insulator (typically silicon dioxide or aluminum oxide) rather than on a bulk silicon substrate.
As a specific example of a semiconductor-on-insulator process for fabricating ICs,
If the source S and drain D are highly doped with N type material, the FET is an N-type FET, or NMOS device. Conversely, if the source S and drain D are highly doped with P type material, the FET is a P-type FET, or PMOS device. Thus, the source S and drain D doping type determines whether a FET is an N-type or a P-type. CMOS devices comprise N-type and P-type FETs co-fabricated on a single IC die, in known fashion. The gate G is typically formed from polysilicon.
The BOX layer 104, the active layer 106, and one or more FETs 108 may be collectively referred to as a “device region” 114 for convenience (noting that other structures or regions may intrude into the device region 114 in particular IC designs). A superstructure 112 of various elements, regions, and structures may be fabricated in known fashion on or above the device region 114 in order to implement particularly functionality. The superstructure 112 may include, for example, conductive interconnections from the FET 108 to other components (including other FETs) and/or external contacts, passivation layers and regions, and protective coatings. The conductive interconnections may be, for example, copper or other suitable metal or electrically conductive material. Other elements, regions, and structures may be included for particular circuit designs. The formation of various layers creates a physical coupling between adjacent layers, which may include bonds at the atomic or molecular level and/or merging of layers (e.g., by implantation of dopants or the like).
As should be appreciated by one of ordinary skill in the art, a single IC die may embody from one electronic component—such as FET 108—to millions of electronic components. Further, the various elements of the superstructure 112 may extend in three-dimensions and have quite complex shapes. In general, the details of the superstructure 112 will vary from IC design to IC design.
The BOX layer 104, while enabling many beneficial characteristics for SOI IC's, also introduces some problems, such as capacitive coupling to the substrate 102, a thermal barrier to heat flow, and a voltage breakdown path to the substrate 102. Capacitive coupling with the substrate 102 alone can cause numerous side effects compared to an ideal SOI transistor, such as increased leakage current, lower breakdown voltage, signal cross-coupling, and linearity degradation. However, the most serious capacitive coupling effect caused by the BOX layer 104 is often the “back-channel” effect.
Referring back to
It is possible to mitigate some of the side effects of the secondary parasitic back-channel FET 120. One known mitigating technique utilizes “single layer transfer”, or SLT, as part of the IC fabrication process. The SLT process essentially flips or inverts an entire SOI transistor structure upside down onto a “handle wafer”, with the original substrate (e.g., substrate 102 in
In the structure of
Although not exactly to scale, the BOX layer 104 in
A contact 302 is made to the gate G of the FET 108, typically at the M1 level. In the illustrated example, the second passivation layer 206 has been patterned and covered in whole or in part by a top-side layer 304 of conductive material (commonly aluminum). The top-side layer 304 may be used, for example, to distribute high current power around an IC chip and for signal connections.
The thicker interconnect levels (e.g., M4 and M5) are generally lower in electrical resistance than the thinner interconnect levels (e.g., M1-M3), and are commonly used to convey power around an IC. Of note, in the illustrated example, the top layer interconnect level M5 is closer to the handle wafer 204 than is the M1 interconnect level. In contrast, in a conventional, non-SLT configuration, such as the type shown in
As is taught in U.S. patent application Ser. No. 15/920,321, the top-side layer 304 also may be used to mitigate or eliminate the problems caused by the secondary parasitic back-channel FET of conventional FET IC structures. More particularly, embodiments of that invention enable full control of the secondary parasitic back-channel FET of semiconductor-on-insulator IC primary FETs by fabricating such ICs using a process which allows access to the backside of the FET, such as an SLT process (collectively, a “back-side access process”). Thereafter, as shown in
While “flipped” SOI IC structures of the type shown in
The present invention encompasses FET IC structures that enable formation of integrated capacitors in a “flipped” SOI IC structure made using a back-side access process, such as a “single layer transfer” (SLT) process, and which eliminate or mitigate unwanted parasitic couplings to a handle wafer.
Some embodiments take advantage of the realization that back-side (or a post-SLT “new top”) access can be made to one or more interconnect layers formed close to the active layer of an IC to create integrated capacitor structures. For example, a conductive interconnect layer may be patterned, pre-SLT, to form an isolated first capacitor plate, and a post-SLT top-side layer of conductive material may be patterned to form a second capacitor plate that is essentially parallel to the first capacitor plate and sufficiently close to provide a useful amount of capacitive coupling. Various ways of coupling the resulting capacitor structure include only external connections, or only internal connections, or both internal and external connections.
Other embodiments take advantage of the realization that back-side access can be made to the active layer of an IC through one or more interconnect layers formed close to the active layer to create integrated capacitor structures. For example, pre-SLT, a conductive region of the active layer may be patterned to form an isolated first capacitor plate, with one or more interconnect layers being fabricated in position to form an electrical contact to the first capacitor plate. A post-SLT top-side layer of conductive material may be patterned to form a second capacitor plate that is essentially parallel to the first capacitor plate and sufficiently close to provide a useful amount of capacitive coupling. Various ways of coupling the resulting capacitor structure include only external connections, or only internal connections, or both internal and external connections.
The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the invention will be apparent from the description and drawings, and from the claims.
Like reference numbers and designations in the various drawings indicate like elements.
The present invention encompasses FET IC structures that enable formation of integrated capacitors in a “flipped” SOI IC structure made using a back-side access process, such as a “single layer transfer” (SLT) process, and which eliminate or mitigate unwanted parasitic couplings to a handle wafer.
Capacitors are widely used in alternating current electronic equipment, particularly in radio frequency (RF) equipment. In an IC, a capacitor may be formed by fabricating two conductive regions or elements (e.g., polysilicon, doped silicon, or metal) in spaced relationship. A common construction is to fabricate at least two parallel planes or layers (generally called “plates” regardless of specific geometry) of conductive material in substantially aligned and spaced-apart relationship, and couple at least a first terminal T1 to a first plate, and at least a second terminal T2 to a second plate. The plates are separated by a dielectric, such as silicon oxide (SiO2). The plates are formed in close enough proximity so as to be sufficiently capacitively coupled to be useful in circuits, particularly RF circuits. As is known, other configurations may be used to form an IC capacitor.
In conventional ICs of the type shown in
While handle wafers made of non-conducting material (e.g., glass, quartz, diamond) would not exhibit capacitive coupling with capacitors formed in proximate interconnect levels, such handle wafers are currently quite expensive compared to conventional silicon wafers (currently, a factor of 10-12 difference). Further, some IC fabrication foundries are not set up to handle such less conventional materials. Accordingly, it is useful to use conventional silicon wafers for handle wafers, particularly inexpensive low resistivity silicon wafers.
The example IC structure shown in
After applying a back-side access process, such as an SLT process, a via 404 of conductive material is formed through the second passivation layer 206, the BOX layer 104, and the active layer 106 to create an electrical contact to the first capacitor plate 402 (noting that the active layer 106 generally would be initially patterned to provide an isolated region in which the via 404 can be formed after wafer separation, so as to be electrically isolated from other components and regions within the active layer 106). For example, the via 404 may be made of copper and formed by masking and etching, in known fashion. A top-side layer 304 of conductive material (commonly aluminum) is applied and patterned to form an electrical connection 406 to the via 404.
The top-side layer 304 of conductive material is similarly patterned to form a second capacitor plate 408 that is spaced from the first capacitor plate 402 but sufficiently close to provide a useful amount of capacitive coupling. In the illustrated embodiment, the final capacitor structure is encircled by a dashed oval 410. The separation between the first capacitor plate 402 and the second capacitor plate 408 is about 1.2 μm in this example, with the BOX layer 104 itself providing about 0.2 μm of dielectric separation (noting that vertical dimensions in the figures are not to scale).
As should be appreciated, formation of the electrical connection 406 and of the second capacitor plate 408 is concurrent, simply by appropriately patterning the top-side layer 304, such as by masking and etching in known fashion.
It the example IC illustrated in
As should be appreciated, a particular IC may have multiple instances of any or all of the capacitor structures shown in
The IC structures shown in
An advantage of using an isolated portion of the active layer 106 as a capacitor plate is that the intervening BOX layer 104 and second passivation layer 206 are very thin and very uniform in thickness and quality, which allows fabrication of high quality capacitors. The BOX layer 104 and second passivation layer 206 are both generally of the same material, SiO2, which has a dielectric strength of about 8×106 V/cm. In some fabrication processes, it is possible to make a very thin BOX layer 104 (e.g., about 50 nm) and second passivation layer 206 (e.g., about 100 nm). Thinner layers provide a better capacitive density. Another way to improve capacitive density is to form the second passivation layer 206 from a high dielectric constant material (such as silicon nitride or hafnium dioxide) on the BOX layer 104, preferably a thin BOX layer 104.
As one example,
Thereafter, the remainder of the superstructure 112 is formed, the second passivation layer 202 is applied, and a back-side access process, such as an SLT process, is applied to “flip” the IC structure and create a “new top” (i.e., the backside of the IC, shown with an applied second passivation layer 206).
With the backside of the IC being accessible, a second via 508 may be formed in electrical contact with the buried isolated portion 506 of the selected interconnect layer, such as in the manner described above with respect to
The top-side layer 304 of conductive material is similarly patterned to form a second capacitor plate 408 that is spaced from the first capacitor plate 502 but sufficiently close to provide a useful amount of capacitive coupling. In the illustrated embodiment, the final capacitor structure is encircled by a dashed oval 510. As should be appreciated, formation of the electrical connection 406 and of the second capacitor plate 408 is concurrent, simply by appropriately patterning the top-side layer 304, such as by masking and etching in known fashion.
It the example IC illustrated in
The second passivation layer 206 and the BOX layer 104 provide about 0.2 μm of dielectric separation between the first capacitor plate 502 and the second capacitor plate 408 (again noting that vertical dimensions in the figures are not to scale). In comparison, for example ICs made using the same design rules, the dielectric separation of capacitive structures in accordance with the examples of
The IC structures shown in
In some embodiments, a single first capacitor plate may be capacitively coupled to two or more second capacitor plates. In some embodiments, a single second capacitor plate may be capacitively coupled to two or more first capacitor plates.
A benefit of IC structures of the type shown in
Another benefit of IC structures of the type shown in
While the particular IC examples shown in
Embodiments of the present invention may include integrated circuit inductor structures of the type described in co-pending U.S. Patent Application entitled “High-Q Integrated Circuit Inductor Structure and Methods”, referenced above.
Circuits and devices made using IC structures in accordance with the present invention may be used alone or in combination with other components, circuits, and devices. Integrated circuit embodiments of the present invention may be encased in IC packages and/or or modules for ease of handling, manufacture, and/or improved performance.
Circuits and devices made using IC structures in accordance with the present invention are useful in a wide variety of larger radio frequency (RF) circuits for performing a range of functions. Such functions are useful in a variety of applications, such as radar systems (including phased array and automotive radar systems), radio systems, and test equipment. Such circuits may be useful in systems operating over some or all of the RF range (e.g., from around 20 kHz to about 300 GHz).
Radio system usage includes cellular radios systems (including base stations, relay stations, and hand-held transceivers) that use such technology standards as various types of orthogonal frequency-division multiplexing (“ODFM”), various types of quadrature amplitude modulation (“QAM”), Code Division Multiple Access (“CDMA”), Wide Band Code Division Multiple Access (“WCDMA”), Global System for Mobile Communications (“GSM”), Enhanced Data Rates for GSM Evolution (EDGE), Long Term Evolution (“LTE”), 5G New Radio (“5G NR”), as well as other radio communication standards and protocols.
In particular, the present invention is useful in portable battery-operated devices, such as cellular telephones, that would benefit from RF circuitry having SLT ICs with integrated capacitors.
Another aspect of the invention includes methods for fabricating SLT ICs with integrated capacitors. For example,
Further aspects of the above method may include one or more of the following: fabricating an electrical connection between the top-side layer of conductive material and at least one first capacitor plate; fabricating an electrical connection between at least one first capacitor plate and a second conductive interconnect layer; fabricating an electrical connection between at least one second capacitor plate and a second conductive interconnect layer; at least one first capacitor plate being capacitively coupled to at least two second capacitor plates; at least one second capacitor plate being capacitively coupled to at least two first capacitor plates; fabricating at least one field effect transistor as part of the integrated circuit structure; fabricating at least one field effect transistor having a conductive aligned supplemental gate as part of the integrated circuit structure; fabricating the integrated circuit structure using a silicon-on-insulator process; the handle wafer being principally silicon; and/or the handle wafer including a low resistivity silicon wafer.
As another example,
Further aspects of the above method may include one or more of the following: fabricating at least one lateral electrical connection from a first conductive interconnect layer before inverting the device region, and fabricating a conductive via between at least one lateral electrical connection and at least one first capacitor plate; fabricating an electrical connection between the top-side layer of conductive material and at least one lateral electrical connection; fabricating an electrical connection between at least one first capacitor plate and at least one second conductive interconnect layer; including fabricating an electrical connection between at least one second capacitor plate and at least one second conductive interconnect layer; at least one first capacitor plate being capacitively coupled to at least two second capacitor plates; at least one second capacitor plate being capacitively coupled to at least two first capacitor plates; fabricating at least one field effect transistor as part of the integrated circuit structure; fabricating at least one field effect transistor having a conductive aligned supplemental gate as part of the integrated circuit structure; fabricating the integrated circuit structure using a silicon-on-insulator process; wherein the handle wafer being principally silicon; and/or the handle wafer including a low resistivity silicon wafer.
The term “MOSFET”, as used in this disclosure, means any field effect transistor (FET) with an insulated gate and comprising a metal or metal-like, insulator, and semiconductor structure. The terms “metal” or “metal-like” include at least one electrically conductive material (such as aluminum, copper, or other metal, or highly doped polysilicon, graphene, or other electrical conductor), “insulator” includes at least one insulating material (such as silicon oxide or other dielectric material), and “semiconductor” includes at least one semiconductor material.
As should be readily apparent to one of ordinary skill in the art, various embodiments of the invention can be implemented to meet a wide variety of specifications. Unless otherwise noted above, selection of suitable component values is a matter of design choice and various embodiments of the invention may be implemented in any suitable integrated circuit (IC) technology (including but not limited to MOSFET structures), or in hybrid or discrete circuit forms. Integrated circuit embodiments may be fabricated using any suitable substrates and processes, including but not limited to standard bulk silicon, silicon-on-insulator (SOI), and silicon-on-sapphire (SOS). Unless otherwise noted above, the invention may be implemented in other transistor technologies such as bipolar, GaAs HBT, GaN HEMT, GaAs pHEMT, and MESFET technologies. However, the inventive concepts described above are particularly useful with an SOI-based fabrication process (including SOS), and with fabrication processes having similar characteristics. Fabrication in CMOS on SOI or SOS processes enables circuits with low power consumption, the ability to withstand high power signals during operation due to FET stacking, good linearity, and high frequency operation (i.e., radio frequencies up to and exceeding 50 GHz). Monolithic IC implementation is particularly useful since parasitic capacitances generally can be kept low (or at a minimum, kept uniform across all units, permitting them to be compensated) by careful design.
Voltage levels may be adjusted, and/or voltage and/or logic signal polarities reversed, depending on a particular specification and/or implementing technology (e.g., NMOS, PMOS, or CMOS, and enhancement mode or depletion mode transistor devices). Component voltage, current, and power handling capabilities may be adapted as needed, for example, by adjusting device sizes, serially “stacking” components (particularly FETs) to withstand greater voltages, and/or using multiple components in parallel to handle greater currents. Additional circuit components may be added to enhance the capabilities of the disclosed circuits and/or to provide additional functionality without significantly altering the functionality of the disclosed circuits.
A number of embodiments of the invention have been described. It is to be understood that various modifications may be made without departing from the spirit and scope of the invention. For example, some of the steps described above may be order independent, and thus can be performed in an order different from that described. Further, some of the steps described above may be optional. Various activities described with respect to the methods identified above can be executed in repetitive, serial, or parallel fashion.
It is to be understood that the foregoing description is intended to illustrate and not to limit the scope of the invention, which is defined by the scope of the following claims, and that other embodiments are within the scope of the claims. (Note that the parenthetical labels for claim elements are for ease of referring to such elements, and do not in themselves indicate a particular required ordering or enumeration of elements; further, such labels may be reused in dependent claims as references to additional elements without being regarded as starting a conflicting labeling sequence).
The present application is a continuation of, and claims priority to, co-pending and commonly assigned U.S. patent application Ser. No. 16/737,776, filed Jan. 8, 2020, entitled “SLT Integrated Circuit Capacitor Structure and Methods”, to issue on Sep. 28, 2021 as U.S. Pat. No. 11,133,338, the contents of which is incorporated herein by reference. Application Ser. No. 16/737,776 is a continuation of, and claims priority to, co-pending and commonly assigned U.S. patent application Ser. No. 16/040,390, filed Jul. 19, 2018, entitled “SLT Integrated Circuit Capacitor Structure and Methods”, now U.S. Pat. No. 10,573,674 issued Feb. 25, 2020, the contents of which is incorporated herein by reference. The present application may be related to the following patents and patent applications, the contents of all of which are incorporated herein by reference: U.S. patent application Ser. No. 15/920,321, filed Mar. 13, 2018, entitled “Semiconductor-on-Insulator Transistor with Improved Breakdown Characteristics”, now U.S. Pat. No. 10,580,903 issued Mar. 3, 2020;U.S. patent application Ser. No. 16/040,295, filed Jul. 19, 2018, entitled “Thermal Extraction of Single Layer Transfer Integrated Circuits”, now U.S. Pat. No. 10,658,386 issued May 19, 2020; andU.S. patent application Ser. No. 16/040,411, filed Jul. 19, 2018, entitled “High-Q Integrated Circuit Inductor Structure and Methods”, now U.S. Pat. No. 10,672,806 issued Jun. 2, 2020.
Number | Name | Date | Kind |
---|---|---|---|
5633182 | Miyawaki et al. | May 1997 | A |
6365465 | Chan | Apr 2002 | B1 |
6580132 | Chan | Jun 2003 | B1 |
7180019 | Chiou | Feb 2007 | B1 |
8546913 | Wada et al. | Oct 2013 | B2 |
8552487 | Doris et al. | Oct 2013 | B2 |
8883605 | Chen et al. | Nov 2014 | B2 |
9312369 | Tschumakow et al. | Apr 2016 | B2 |
9385083 | Herrault | Jul 2016 | B1 |
9530798 | Chou et al. | Dec 2016 | B1 |
9755029 | Goktepeli | Sep 2017 | B1 |
9780210 | Goktepeli et al. | Oct 2017 | B1 |
9837412 | Tasbas et al. | Dec 2017 | B2 |
9960098 | Olson | May 2018 | B2 |
10573674 | Paul | Feb 2020 | B2 |
10580903 | Yamada et al. | Mar 2020 | B2 |
10672806 | Paul et al. | Jun 2020 | B2 |
10777636 | Paul | Sep 2020 | B1 |
11133338 | Paul et al. | Sep 2021 | B2 |
20050037582 | Dennard | Feb 2005 | A1 |
20050242884 | Anand | Nov 2005 | A1 |
20060006496 | Harris et al. | Jan 2006 | A1 |
20060012006 | Tung et al. | Jan 2006 | A1 |
20080020488 | Clevenger et al. | Jan 2008 | A1 |
20080079037 | Zhu et al. | Apr 2008 | A1 |
20080277778 | Furman et al. | Nov 2008 | A1 |
20090010056 | Kuo | Jan 2009 | A1 |
20100155932 | Gambino et al. | Jun 2010 | A1 |
20100244934 | Botula et al. | Sep 2010 | A1 |
20120146193 | Stuber et al. | Jun 2012 | A1 |
20120193752 | Purushothaman et al. | Aug 2012 | A1 |
20130037922 | Arriagada et al. | Feb 2013 | A1 |
20130178043 | Cheng | Jul 2013 | A1 |
20130270678 | Rankin et al. | Oct 2013 | A1 |
20140084391 | Lenive et al. | Mar 2014 | A1 |
20140191322 | Botula et al. | Jul 2014 | A1 |
20140264468 | Cheng et al. | Sep 2014 | A1 |
20140342529 | Goktepeli et al. | Nov 2014 | A1 |
20150137201 | Lee | May 2015 | A1 |
20150221714 | Gu et al. | Aug 2015 | A1 |
20150255368 | Costa | Sep 2015 | A1 |
20160020269 | Yang et al. | Jan 2016 | A1 |
20160027665 | Li et al. | Jan 2016 | A1 |
20160141228 | Leobandung | May 2016 | A1 |
20160336344 | Mason et al. | Nov 2016 | A1 |
20160336990 | Petzold et al. | Nov 2016 | A1 |
20160379943 | Mason et al. | Dec 2016 | A1 |
20170018497 | Zhai et al. | Jan 2017 | A1 |
20170033135 | Whitefield et al. | Feb 2017 | A1 |
20170084531 | Gu et al. | Mar 2017 | A1 |
20170186643 | Stamper | Jun 2017 | A1 |
20170186672 | Yamada | Jun 2017 | A1 |
20170201291 | Gu et al. | Jul 2017 | A1 |
20170271200 | Costa | Sep 2017 | A1 |
20170373026 | Goktepeli | Dec 2017 | A1 |
20180025970 | Kao | Jan 2018 | A1 |
20180151487 | Venugopal | May 2018 | A1 |
20180158405 | Agostinelli | Jun 2018 | A1 |
20190288006 | Paul et al. | Sep 2019 | A1 |
20190288119 | Yamada | Sep 2019 | A1 |
20200027898 | Paul et al. | Jan 2020 | A1 |
20200027907 | Paul et al. | Jan 2020 | A1 |
20200027908 | Paul et al. | Jan 2020 | A1 |
20200043946 | Paul et al. | Feb 2020 | A1 |
20200227447 | Paul et al. | Jul 2020 | A1 |
20210020736 | Paul et al. | Jan 2021 | A1 |
20210217776 | Paul et al. | Jul 2021 | A1 |
20220208260 | Chiang | Jun 2022 | A1 |
Number | Date | Country |
---|---|---|
1453093 | Sep 2004 | EP |
2814053 | Dec 2014 | EP |
2996143 | Mar 2016 | EP |
3203507 | Aug 2017 | EP |
2017174846 | Sep 2017 | JP |
2007120697 | Oct 2007 | WO |
2011008893 | Jan 2011 | WO |
2016183146 | Nov 2016 | WO |
2017038403 | Mar 2017 | WO |
2019178004 | Sep 2019 | WO |
2020018471 | Jan 2020 | WO |
2020018847 | Jan 2020 | WO |
2020028281 | Feb 2020 | WO |
Entry |
---|
Tobergte, Nicholas, Notice of Allowance received from the USPTOd dated Jun. 4, 2020 for U.S. Appl. No. 16/439,466, 28 pgs. |
Wirner, Christoph, Written Opinion received from the EPO dated Jul. 14, 2020 for appln. No. PCT/US2019/043994, 9 pgs. |
Wirner, Christoph, Written Opinion received from the EPO dated Jul. 14, 2020 for appln. No. PCT/US2019/041898, 8 pgs. |
Leitenmeier, Dr., Exam Report received from the German Patent Office dated Jul. 13, 2021 for appln. No. 11-2019-003-640.8, 5 pgs. |
Le, Thao P., Office Action received from the USPTO dated Dec. 24, 2020 for U.S. Appl. No. 16/737,776, 38 pgs. |
Le, Thao P., Notice of Allowance received from the USPTO dated May 20, 2021 for U.S. Appl. No. 16/737,776, 12 pgs. |
Abdelaziez, Yasser A., Office Action received from the USPTO dated Dec. 20, 2019 for U.S. Appl. No. 16/243,947, 8 pgs. |
Le, Thao P., Office Action received from the USPTO dated Mar. 22, 2019 for U.S. Appl. No. 16/040,390, 11 pgs. |
Le, Thao P., Notice of Allowance received from the USPTO dated Jun. 5, 2019 for U.S. Appl. No. 16/040,390, 7 pgs. |
Le, Thao P., Notice of Allowance received from the USPTO dated Aug. 20, 2019 for U.S. Appl. No. 16/040,390, 14 pgs. |
Le, Thao P., Notice of Allowance received from the USPTO dated Dec. 18, 2019 for U.S. Appl. No. 16/040,390, 17 pgs. |
Yamada, et al., “Semiconductor-on-Insulator Transistor with Improved Breakdown Characteristics”, patent application filed in the USPTO on Mar. 13, 2018, U.S. Appl. No. 15/920,321, 45 pgs. |
Mazumder, Didarul A., Office Action received from the USPTO dated Feb. 11, 2019 for appln. No. 15/920,321, 20 pgs. |
Englekirk, et al., “Managed Substrate Effects for Stabilized SOI FETS”, U.S. Patent Application filed in the USPTO on May 19, 2017, U.S. Appl. No. 15/600,588, 62 pgs. |
Celler, et al., “Frontiers of Silicon-on-Insulator”, Journal of Applied Physics, vol. 93, No. 9, May 1, 2003, pp. 4955-4978 (25 pgs). |
Paul, et al., “Thermal Extraction of Single Layer Transfer Integrated Circuits”, application filed in the USPTO on Jul. 19, 2018, U.S. Appl. No. 16/040,295, 44 pgs. |
Paul, et al., “High-Q Integrated Circuit Inductor Structure and Methods”, application filed in the USPTO on Jul. 19, 2018, U.S. Appl. No. 16/040,411, 43 pgs. |
Le, Thao P., Office Action received from the USPTO dated Apr. 4, 2019 for U.S. Appl. No. 16/040,411, 6 pgs. |
Mazumder, Didarul A., Final Office Action received from the USPTO dated Jun. 5, 2019 for U.S. Appl. No. 15/920,321, 31 pgs. |
Le, Thao P., Office Action received from the USPTO dated Jun. 14, 2019 for U.S. Appl. No. 16/040,411, 5 pgs. |
Meierewert, Klaus, Invitation to Pay Additional Fees and, Where Applicable, Protest Fee received from the EPO dated Jun. 28, 2019 for appln. No. PCT/US2019/021698, 13 pgs. |
Huynh, Andy, Office Action received from the USPTO dated Oct. 25, 2019 for U.S. Appl. No. 16/040,295, 41 pgs. |
Le, Thao P., Office Action received from the USPTO dated Sep. 13, 2019 for U.S. Appl. No. 16/040,411, 14 pgs. |
Mazumder, Didarul A., Office Action received from the USPTO dated Oct. 18, 2019 for U.S. Appl. No. 15/920,321, 20 pgs. |
Wirner, Christoph, International Search Report and Written Opinion received from the EPO dated Oct. 22, 2019 for appln No. PCT/US2019/041898, 11 pgs. |
Topol, A., et al. Enabling SOI-based Assembly Technology for Three-Dimensional (3D) Integrated Circuits (ICs), International Electron Devices Meeting, Dec. 5, 2005, 4 pgs. |
Wirner, Christoph, International Search Report and Written Opinion received from the EPO dated Oct. 28, 2019 for appln No. PCT/US2019/042486, 14 pgs. |
Hoffman, Niels, International Search Report and Written Opinion received from the EPO dated Oct. 8, 2019 for appln. No. PCT/US2019/021698, 18 pgs. |
Wirner, Christoph, International Search Report and Written Opinion received from the EPO dated Oct. 31, 2019 for appln No. PCT/US2019/043994, 16 pgs. |
Mazumder, Didarul A., Notice of Allowance received from the USPTO dated Nov. 20, 2019 for U.S. Appl. No. 15/920,321, 13 pgs. |
PSEMI Corporation, Preliminary Amendment filed in the USPTO dated Oct. 29, 2018 for U.S. Appl. No. 16/040,390, 5 pgs. |
PSEMI Corporation, Response filed in the USPTO dated Apr. 3, 2019 for U.S. Appl. No. 16/040,390, 9 pgs. |
Huynh, Andy, Notice of Allowance received from the USPTO dated Apr. 3, 2020 for U.S. Appl. No. 16/040,295, 30 pgs. |
Le, Thao P., Notice of Allowance received from the USPTO dated Jan. 31, 2020 for appln. No. 16/040,411, 23 pgs. |
Abdelaziez, Yasser A., Office Action received from the USPTO dated Mar. 9, 2020 for U.S. Appl. No. 16/243,947, 27 pgs. |
Mazumder, Didarul A., Advisory Action received from the USPTO dated Aug. 19, 2019 for U.S. Appl. No. 15/920,321, 3 pgs. |
Huynh, Andy, Office Action received from the USPTO dated Sep. 9, 2019 for U.S. Appl. No. 16/040,295, 5 pgs. |
Number | Date | Country | |
---|---|---|---|
20220085079 A1 | Mar 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16737776 | Jan 2020 | US |
Child | 17486571 | US | |
Parent | 16040390 | Jul 2018 | US |
Child | 16737776 | US |