Claims
- 1. A method of fabricating a field effect transistor, comprising fabricating the field effect transistor in a substrate with a source, a drain and a gate, wherein the body of the field effect transistor is electrically floating and the transistor is substantially electrically isolated from the substrate, and providing a high resistance path coupling the electrically floating body of the field effect transistor to the gate of the field effect transistor.
- 2. A method of fabricating a field effect transistor as in claim 1, further including providing the resistance of the high resistance path to be approximately 1010 Ohms−um divided by the width of the pass-gate.
- 3. A method of fabricating a field effect transistor as in claim 1, further including providing the value of the high resistance path to be sufficiently high such that current from the gate to the body, when the gate is high and the source and drain are low, is negligible compared to the MOSFET subthreshold current.
- 4. A method of fabricating a field effect transistor as in claim 1, including fabricating the transistor in SOI MOSFET.
- 5. A method of fabricating a field effect as in claim 4, further including lessening an increase in standby current in the SOI MOSFET since the low gate potential grounds the body and prevents the threshold voltage (Vt) from dropping due to drain avalanche multiplication of the current charging body.
- 6. A method of fabricating a field effect transistor as in claim 1, wherein provision of said high-resistance path discharges the body to a low state before significant thermal charging can occur when the gate is low.
- 7. A method of fabricating a field effect transistor as in claim 6, wherein discharging of said body prevents the accumulation of charge on the body when the transistor is off.
CROSS REFERENCE TO RELATED APPLICATION
The present application is a divisional of application Ser. No. 09/163,950, filed Sep. 30, 1998 now U.S. Pat. No. 6,100,564.
US Referenced Citations (11)