Claims
- 1. A field effect transistor, comprising:a first semiconductor layer; a first insulating layer formed over said first semiconductor layer; a second semiconductor layer formed over said first insulating layer; an element isolation layer formed in said second semiconductor layer; and a second insulating layer formed on the element isolation layer and only a peripheral region of the second semiconductor layer so that the second insulating layer formed on the peripheral region of the second semiconductor layer restrains a migration of silicon atoms in the peripheral region of the semiconductor layer.
- 2. The field effect transistor as claimed in claim 1, wherein said element isolation layer and said second insulating layer are respectively comprised of the same material.
- 3. The field effect transistor as claimed in claim 1, wherein said element isolation layer and said second insulating layer are respectively comprised of a silicon oxide film.
- 4. The field effect transistor as claimed in claim 1, wherein said element isolation layer is comprised of an oxide film and said second insulating layer is comprised of a nitride film.
- 5. The field effect transistor as claimed in claim 1, wherein the element isolation layer is contacted with the first insulating layer so that the second semiconductor layer is completely isolated by the element isolation layer and the first insulating layer.
- 6. A field effect transistor, comprising:a first semiconductor layer; a first insulating film formed over said first semiconductor layer; a second semiconductor layer formed over said first insulating film; an element isolation region formed within said second semiconductor layer; and a second insulating film formed on the element isolation region and only a peripheral region of the second semiconductor layer so that the second insulating layer formed on the peripheral region of the second semiconductor layer restrains a migration of silicon atoms in the peripheral region of the semiconductor layer.
- 7. The field effect transistor as claimed in claim 6, wherein said element isolation region and said second insulating film are respectively comprised of the same material.
- 8. The field effect transistor as claimed in claim 6, wherein said element isolation region and said second insulating film are respectively comprised of a silicon oxide film.
- 9. The field effect transistor as claimed in claim 6, wherein said element isolation region is comprised of an oxide film and said second insulating film is comprised of a nitride film.
- 10. The field effect transistor as claimed in claim 6, wherein the element isolation region is contacted with the first insulating film so that the second semiconductor layer is completely isolated by the element isolation region and the first insulating film.
- 11. A semiconductor device comprising:a semiconductor substrate; a first insulating film formed on the entire surface of the semiconductor substrate; a silicon on insulator (SOI) layer containing silicon formed on the first insulating layer; an isolation layer formed on the first insulating layer so that the SOI layer is isolated by the isolation layer; a second insulating layer formed on the isolation layer and only on a peripheral region of the SOI layer so as to restrain a silicon migration at the peripheral region of the SOI layer; and a semiconductor element formed on the SOI layer.
- 12. A semiconductor device according to claim 11, wherein the isolation layer and the second insulating layer are substantially formed of the same material.
- 13. A semiconductor device according to claim 11, wherein the isolation layer and the second insulating layer are formed of a silicon oxide.
- 14. A semiconductor device according to claim 11, wherein the isolation layer is formed of a silicon oxide and the second insulating layer is formed of a silicon nitride.
- 15. A semiconductor device according to claim 11, wherein the semiconductor element is a field effect transistor.
- 16. A semiconductor device according to claim 15, wherein the semiconductor element includes a source region and a drain region both of which are formed on the SOI layer, a gate insulating layer formed on the SOI layer and a gate electrode formed on the gate insulating layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-057088 |
Mar 2000 |
JP |
|
Parent Case Info
This application is a divisional of Ser. No. 09/628,291, filed Jul. 28, 2000, now U.S. Pat. No. 6,391,692.
US Referenced Citations (13)