Bae, G.J., et al.,“A Novel SiGe-Inserted SOI Structure for High Performance PDSOI CMOSFETs”, 2000 International Electron Devices Meeting. Technical Digest IEEE, (2000),667-670. |
Bhattacharyya, Arup.,“Field-Shielded SOI-MOS Structure Free From Floating Body Effect, and Method of Fabrication Therfor”, Micron Application Reference No. 01-0740, 37 pgs. |
Chang, D., et al.,“Efficacy of Ar in Reducing the Kink Effect on Floating-Body NFD/SOI CMOS”, 1998 IEEE International SOI Conference Proceedings, (1998),155-156. |
Gautier, Jacques, et al.,“SOI Floating-Body, Device and Circuit Issues”, 1997 International Electron Devices Meeting. Technical Digest IEEE, (1997),407-410. |
Horiuchi, Masatada, et al.,“BESS: A Source Structure that Fully Suppresses the Floating Body Effects in SOI CMOSFETs”, 1996 International Electron Devices Meeting. Technical Digest IEEE, (1996),121-124. |
Hu, Chenming.,“SOI and Device Scaling”, 1998 IEEE International SOI Conference Proceedings, (1998),1-4. |
Huang, L.J., et al.,“Carrier Mobility Enhancement in Strained Si-On-Insulator Fabricated by Wafer Bonding”, 2001 Symposium on VLSI Technology. Digest Of Technical Papers, Japan Society of Applied Physics, Tokyo, Japan,(2001),57-58. |
Iwamatsu, Toshiaki, et al.,“CAD-Compatible High-Speed CMOS/SIMOX Gate Array Using Field-Shield Isolation”, IEEE Transactions on Electron Devices, 42, 11, (Nov. 1995),1934-1939. |
Kang, Hee S., et al., “Highly Stable SOI Technology to Suppress Floating Body Effect for High Performance CMOS Device”, 2001 International Electron Devices Meeting. Technical Digest IEEE, (2001),11.2.1-11.2.4. |
Kumar, M.J. ,et al.,“Lateral Schottky Rectifiers for Power Integrated Circuits”, International Workshop on the Physics of Semiconductor Devices, 11th, 4746, Allied Publishers Ltd., New Delhi, India,(2000),414-421. |
Lee, V.V., et al.,“A Selective CVD Tungsten Local Interconnect Technology”, International Electron Devices Meeting. Technical Digest IEEE, (1988),450-453. |
Leobandung, E., et al., “Scalability of SOI Technology into 0.13 micrometer 1.2 V CMOS Generation”, International Electron Devices Meeting. Technical Digest IEEE, (1998),403-406. |
Maeda, S., et al., “Suppression of Delay Time Instability on Frequency using Field Shield Isolation Technology for Deep Sub-Micron SOI Circuits”, 1996 International Electron Devices Meeting. Technical Digest IEEE, (1996),129-132. |
Markoff, John.,“I.B.M. Circuits Are Now Faster and Reduce Use of Power”, The New York Time, Business Section, (Feb. 25, 2002),2 pgs. |
Rim, K.,et al. ,“Strained Si NMOSFETs for High Performance CMOS Technology”, 2001 Symposium on VLSI Technology. Digest of Technical Papers, Japan Society of Applied Physics, Tokoy, Japan,(2001),59-60. |
Saggio, M., et al. ,“Innovative Localized Lifetime Control in High-Speed IGBT's”, IEEE Electron Device Letters, 18, 7, (1997),333-335. |
Shino, T., et al. ,“Ar Implantation Effects in SOI NMOSFET's under Low Voltage Operation”, 2001 IEEE International SOI Conference Proceedings, (2001),89-90. |
Sleight, Jeffrey, et al.,“A Compact Schottky Body Contact Technology for SOI Transistors”, International Electron Devices Meeting. Technical Digest IEEE, (1997),419-422. |
Sze, S.M., Physics of Semiconductor Devices, 2nd Edition, John Wiley & Sons, Inc., New York,(1981),21. |
Van Meer, Hans, et al. ,“Ultra-Thin Film Fully-Depleted SOI CMOS with Raised G/S/D Device Architecture for Sub-100 nm Applications”, 2000 IEEE International SOI Conference, (2001),45-46. |
Xu, X., et al. ,“Impact of Channel Doping and Ar Implant on Device Characteristics of Partially Depleted SOI MOSFETs”, 1998 IEEE International SOI Conference Proceedings, (1998),115-116. |
Mistry, K R., et al., “Parasitic bipolar gain reduction and the optimization of 0.25- mu m partially depleted SOI MOSFETs”, IEEE Transactions on Electron Devices, 46(11), (Nov. 1999),2201-9. |
Nishisaka, M , et al., “Reduction of the floating body effect in SOI MOSFETs by using Schottky source/drain contacts”, Japanese Journal of Applied Physics, Part 1 (Regular Papers, Short Notes & Review Papers), 37(3B), (Mar. 1998),1295-9. |
Yoshimi, M , et al., “Technology trends of silicon-on-insulator-its advantages and problems to be solved”, IEEE International Electron Devices Meeting 1994. Technical Digest, (1994),429-32. |