Claims
- 1. A semiconductor processing method of manufacturing a static memory cell, the method comprising:
- providing a semiconductor substrate;
- forming a buried n-type layer in the substrate, the n-type layer having a first average n-type dopant concentration of at least 1.times.10.sup.16 ions/cm.sup.3 ;
- forming an n-channel transistor relative to the substrate over the buried n-type layer, the n-channel transistor having a source, a gate, and a drain, the source having a second average n-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3 and the drain having a third average n-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3, and the source having a depth deeper than the drain so as to be closer to the buried n-type layer than the drain; and
- forming layers relative to the source to define, in combination with the source, a resonant tunnel diode.
- 2. A semiconductor processing method in accordance with claim 1 wherein the layers formed relative the source are formed on the source.
- 3. A semiconductor processing method in accordance with claim 1 wherein the layers formed relative the source comprise alternating layers of conductive material and insulative material.
- 4. A semiconductor processing method in accordance with claim 1 wherein the layers formed relative the source comprise stacked alternating layers of conductive material and insulative material.
- 5. A semiconductor processing method in accordance with claim 1 wherein the layers formed relative the source comprise alternating layers of silicon and silicon oxide stacked on the source, including two layers of silicon and two layers of silicon oxide, one of the layers of silicon oxide being in junction relation to the source.
- 6. A method of manufacturing and operating a static memory cell, the method comprising:
- providing a p-type semiconductor substrate having an average p-type dopant concentration of at least 1.times.10.sup.16 ions/cm.sup.3 ;
- forming a buried n-type layer in the substrate, the n-type layer having an average n-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3 ;
- forming an n-channel transistor relative to the substrate over the buried n-type layer, the n-channel transistor having a gate, a memory node having an average n-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3, and a digit line node having an average n-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3, and the memory node being closer to the buried n-type layer than the digit line node;
- forming layers relative to the memory node to define, in combination with the memory node, a resonant tunnel diode, one of the layers defining a terminal for the resonant tunnel diode;
- applying a first voltage to the terminal for the resonant tunnel diode;
- applying a second voltage to the buried n-type layer, the second voltage being lower than the first voltage; and
- applying a third voltage to the substrate, the third voltage being between the first voltage and the second voltage.
- 7. A method in accordance with claim 6 wherein the forming of layers relative to the memory node comprises forming a first, insulative, layer on the source, forming a second, conductive, layer on the first layer, forming a third, insulative, layer on the third layer, and forming a fourth, conductive, layer on the third layer, and wherein the fourth layer defines the terminal of the resonant tunnel diode.
- 8. A semiconductor processing method of manufacturing a static memory cell, the method comprising:
- providing a semiconductor substrate of a first conductivity type;
- forming a buried layer in the substrate, the buried layer having a second conductivity type opposite to the first conductivity type, and the buried layer having an average dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3 ;
- forming a transistor relative to the substrate over the buried layer, the transistor having a channel of the second conductivity type, forming the transistor comprising forming a gate, a memory node having an average dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3, and a digit line node having an average dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3 ; and
- forming alternating layers of insulative and conductive material relative to the memory node to define, in combination with the memory node, a resonant tunnel diode.
- 9. A semiconductor processing method in accordance with claim 8 wherein the first conductivity type is positive, and the second conductivity type is negative.
- 10. A semiconductor processing method in accordance with claim 8 wherein the first conductivity type is negative, and the second conductivity type is positive.
- 11. A semiconductor processing method in accordance with claim 8 wherein forming the memory node comprises forming a memory node having a lowermost portion which is .ltoreq.0.1 micron above the buried layer.
- 12. A semiconductor processing method in accordance with claim 8 wherein forming the memory node comprises forming a memory node having a lowermost portion which is .ltoreq.0.4 micron above the buried layer.
- 13. A semiconductor processing method in accordance with claim 8 wherein providing the substrate comprises providing a substrate including material having an average dopant concentration of at least 1.times.10.sup.16 ions/cm.sup.3.
- 14. A semiconductor processing method in accordance with claim 8 wherein forming the alternating layers relative to the memory node comprises stacking alternating layers of silicon and silicon oxide on the source, including two layers of silicon and two layers of silicon oxide, one of the layers of silicon oxide being in junction relation to the memory node.
- 15. A semiconductor processing method of manufacturing a static random access memory cell, the method comprising:
- forming a semiconductor substrate of a first conductivity type;
- forming a buried layer in the substrate, the buried layer having a second conductivity type opposite to the first conductivity type;
- forming a transistor over the buried layer, with a source of the second conductivity type, a gate, and a drain of the second conductivity type, the forming of the transistor comprising providing the source with a depth in the substrate greater than the depth of the drain; and
- forming alternating layers of insulative and conductive material relative to the source, including two conductive layers and two insulative layers, with one of the insulative layers in junction relation to the source.
- 16. A semiconductor processing method in accordance with claim 15 wherein the source is formed with a lowermost portion which is .ltoreq.0.4 micron above the buried layer.
- 17. A semiconductor processing method in accordance with claim 15 wherein the source is formed with a lowermost portion which is .ltoreq.0.1 micron above the buried layer.
- 18. A semiconductor processing method in accordance with claim 15 wherein the substrate is formed of material having an average dopant concentration of at least 1.times.10.sup.16 ions/cm.sup.3.
- 19. A semiconductor processing method in accordance with claim 15 wherein the forming of the layers relative to the source comprises forming alternating layers of silicon and silicon oxide.
- 20. A semiconductor processing method in accordance with claim 15 wherein the drain is formed with a dose of n-type material and the source is formed with a dose of n-type material greater than the dose of n-type material for the drain.
- 21. A method of manufacturing a static memory cell, the method comprising:
- forming a transistor in a semiconductor substrate, with a gate, a first n+ region having a depth in the substrate, and a second n+ region having a depth in the substrate greater than the depth of the first n+ region;
- forming an n+ buried layer below the second n+ region; and
- forming alternating layers of insulative and conductive material relative to the second n+ region to define, in combination with the second n+ region, a resonant tunnel diode.
- 22. A method of manufacturing a static memory cell in accordance with claim 21 wherein forming the alternating layers relative to the second n+ region comprises forming alternating layers of silicon and silicon oxide on the source, including two layers of silicon and two layers of silicon oxide, with one of the layers of silicon oxide in junction relation to the source.
- 23. A method of manufacturing a static memory cell, the method comprising:
- forming a transistor in a semiconductor substrate, with a gate, a first p+ region having a depth in the substrate, and a second p+ region having a depth in the substrate greater than the depth of the first p+ region;
- forming a p+ buried layer below the second p+ region; and
- forming alternating layers of insulative and conductive material relative to the second p+ region to define, in combination with the second p+ region, a resonant tunnel diode.
- 24. A method of manufacturing a static memory cell in accordance with claim 21 wherein forming the alternating layers relative to the second p+ region comprises forming alternating layers of silicon and silicon oxide on the p+ region, including two layers of silicon and two layers of silicon oxide, with one of the layers of silicon oxide in junction relation to the source.
- 25. A method of manufacturing and operating a static memory cell, the method comprising:
- providing an n-type semiconductor substrate having an average n-type dopant concentration of at least 1.times.10.sup.16 ions/cm.sup.3 ;
- forming a buried p-type diffusion layer in the substrate, the p-type layer having an average p-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3 ;
- forming a p-channel transistor relative to the substrate over the buried p-type layer, the p-channel transistor having a gate, a memory node having an average p-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3, and a digit line node having an average p-type dopant concentration of at least 1.times.10.sup.19 ions/cm.sup.3, and the memory node being closer to the buried p-type layer than the digit line node;
- forming layers relative to the memory node to define, in combination with the memory node, a resonant tunnel diode, one of the layers defining a terminal for the resonant tunnel diode;
- applying a first voltage to the substrate;
- applying a second voltage to the buried n-type layer, the second voltage being above the first voltage; and
- applying a third voltage to the terminal for the resonant tunnel diode, the third voltage being lower than the first voltage.
- 26. A method in accordance with claim 25 wherein the forming of layers relative to the memory node comprises forming alternating layers of insulative and conductive material relative to the source, including two conductive layers and two insulative layers, the layers including a lower insulative layer in junction relation to the source and an upper conductive layer defining the terminal for the resonant tunnel diode.
- 27. A method of manufacturing static memory cell, the method consisting essentially of:
- forming a buried layer of n-type material in a substrate;
- forming an n-channel MOSFET having a gate, a drain, and a source, with the source above the buried layer; and
- forming alternating layers of insulative and conductive material relative to the source to define, with the source, a resonant tunnel diode.
CROSS REFERENCE TO RELATED APPLICATION
This is a Divisional Application of U.S. patent application Ser. No. 08/745,458, filed Nov. 12, 1996, and titled "Static Memory Cell and Method of Manufacturing a Static Memory Cell " now Pat. No. 5,757,051.
US Referenced Citations (13)
Foreign Referenced Citations (6)
Number |
Date |
Country |
62-008559 |
Jan 1987 |
JPX |
62-8559 |
Jan 1987 |
JPX |
5-129546 |
Mar 1993 |
JPX |
6-029493 |
Feb 1994 |
JPX |
29493 |
Feb 1994 |
JPX |
7-130957 |
May 1995 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Press Release, "Texas Instruments Develops New Silicon Switching Device for Future Integrated Circuits". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
745458 |
Nov 1996 |
|