Claims
- 1. A semiconductor device, comprising:
a fin comprising a first crystalline material; and a first layer formed on at least a portion of the fin, the first layer comprising a second crystalline material, wherein the first crystalline material has a larger lattice constant than the second crystalline material to induce tensile strain within the first layer.
- 2. The semiconductor device of claim 1, wherein a thickness of the fin ranges from about 500 Å to about 2000 Å.
- 3. The semiconductor device of claim 1, wherein the fin has a width ranging from approximately 10 nm to 15 nm.
- 4. The semiconductor device of claim 1, wherein a thickness of the first layer ranges from approximately 3.3 nm to 7.5 nm.
- 5. The semiconductor device of claim 1, wherein the second crystalline material comprises silicon.
- 6. The semiconductor device of claim 5, wherein the first crystalline material comprises SixGe(1−x).
- 7. The semiconductor device of claim 6, wherein x equals approximately 0.7.
- 8. The semiconductor device of claim 1, further comprising:
a second layer formed on at least a portion of the first layer, the second layer comprising a dielectric.
- 9. The semiconductor device of claim 8, further comprising:
a gate electrode formed on at least a portion of the second layer, the gate electrode comprising polysilicon.
- 10. A transistor, comprising:
a fin comprising a first crystalline material that has a first lattice constant, the fin further comprising first and second end portions; source and drain regions formed adjacent the first and second end portions of the fin; a first layer of second crystalline material formed on at least a portion of the fin, the second crystalline material having a second lattice constant, wherein the first lattice constant is greater than the second lattice constant; a dielectric layer formed on at least a portion of the first layer; and a gate electrode formed on at least a portion of the dielectric layer.
- 11. The transistor of claim 10, wherein the fin has a width ranging from approximately 10 nm to 15 nm.
- 12. The transistor of claim 10, wherein the first layer has a thickness ranging from ½ to ⅓ of the fin width.
- 13. The transistor of claim 10, wherein the first layer has a thickness ranging from about 3.3 nm to about 7.5 nm.
- 14. The transistor of claim 10, wherein a thickness of the fin ranges from about 500 Å to about 2000 Å.
- 15. The transistor of claim 10, wherein the gate electrode comprises a third crystalline material.
- 16. The transistor of claim 15, wherein the third crystalline material comprises polysilicon.
- 17. The transistor of claim 10, wherein the first crystalline material comprises SixGe(1−x).
- 18. The transistor of claim 17, wherein the second crystalline material comprises silicon.
- 19. The transistor of claim 18, wherein x equals approximately 0.7.
- 20. The transistor of claim 10, wherein the first layer comprises a strained layer and wherein tensile strain in the strained layer increases carrier mobility in the fin.
RELATED APPLICATION
[0001] This application is a continuation of U.S. Ser. No. 10/349,042, filed on Jan. 23, 2003, the disclosure of which is hereby incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10349042 |
Jan 2003 |
US |
Child |
10833112 |
Apr 2004 |
US |