The present invention relates generally to transistors and, more particularly, to fin field effect transistors (FinFETs).
Scaling of device dimensions has been a primary factor driving improvements in integrated circuit performance and reduction in integrated circuit cost. Due to limitations associated with existing gate-oxide thicknesses and source/drain (S/D) junction depths, scaling of existing bulk MOSFET devices below the 0.1 μm process generation may be difficult, if not impossible. New device structures and new materials, thus, are likely to be needed to improve FET performance.
Double-gate MOSFETs represent new devices that are candidates for succeeding existing planar MOSFETs. In double-gate MOSFETs, the use of two gates to control the channel significantly suppresses short-channel effects. A FinFET is a recent double-gate structure that includes a channel formed in a vertical fin. The FinFET is similar to existing planar MOSFET in layout and fabrication. The FinFET also provides a range of channel lengths, CMOS compatibility and large packing density compared to other double-gate structures.
Consistent with the present invention, a FinFET transistor is provided that uses a vertically formed strained channel layer that is self-aligned to the fin channel. The strained channel layer may include a crystalline material that is lattice constant mismatched with the crystalline material of the fin of the FinFET. The lattice constant mismatch induces tensile strain within the strained channel layer that increases carrier mobility. Increasing the carrier mobility, in turn, increases the drive current of the FinFET transistor, thus, improving FinFET performance.
Additional advantages and other features of the invention will be set forth in part in the description which follows and, in part, will become apparent to those having ordinary skill in the art upon examination of the following, or may be learned from the practice of the invention. The advantages and features of the invention may be realized and obtained as particularly pointed out in the appended claims.
According to the present invention, the foregoing and other advantages are achieved in part by a semiconductor device that includes a fin. The fin includes a first crystalline material. The device further includes a first layer formed on at least a portion of the fin, the first layer including a second crystalline material. The first crystalline material has a larger lattice constant than the second crystalline material to induce tensile strain within the first layer.
According to another aspect of the invention, a transistor is provided. The transistor includes a fin that further includes a first crystalline material, that has a first lattice constant, and first and second end portions. The transistor includes source and drain regions formed adjacent the first and second end portions of the fin. The transistor further includes a first layer of second crystalline material formed on at least a portion of the fin. The second crystalline material has a second lattice constant, where the first lattice constant is greater than the second lattice constant. The transistor also includes dielectric layer formed on at least a portion of the first layer and a gate electrode formed on at least a portion of the dielectric layer.
Other advantages and features of the present invention will become readily apparent to those skilled in this art from the following detailed description. The embodiments shown and described provide illustration of the best mode contemplated for carrying out the invention. The invention is capable of modifications in various obvious respects, all without departing from the invention. Accordingly, the drawings are to be regarded as illustrative in nature, and not as restrictive.
Reference is made to the attached drawings, wherein elements having the same reference number designation may represent like elements throughout.
The following detailed description of the invention refers to the accompanying drawings. The same reference numbers in different drawings may identify the same or similar elements. Also, the following detailed description does not limit the invention. Instead, the scope of the invention is defined by the appended claims.
Consistent with the present invention, an increased mobility channel FinFET is provided. A vertically formed strained channel layer, consistent with the present invention, is self-aligned to the fin channel of the FinFET. The strained channel layer may include a crystalline material that is lattice mismatched with the crystalline material of the fin of the FinFET such that tensile strain is induced within the strained channel layer. The induced tensile strain increases carrier mobility of the strained channel layer, thus, increasing drive current of the FinFET.
Fin channel layer 105 may include a crystalline material with a lattice constant larger than the lattice constant of a crystalline material selected for a strained channel layer (described with respect to
As shown in
Subsequent to formation of fin 205, source 210 and drain 215 regions may be formed adjacent the respective ends of fin 205, as shown in
After formation of source 210 and drain 215 regions, a strained layer 305 may be formed on fin 205, source 210 and drain 215, as shown in
After formation of strained layer 305, a gate dielectric 405 and gate electrode 410 may be formed on the portion of fin 205 not covered by source 210 and drain 215, as shown in
In the previous descriptions, numerous specific details are set forth, such as specific materials, structures, chemicals, processes, etc., in order to provide a thorough understanding of the present invention. However, the present invention can be practiced without resorting to the details specifically set forth herein. In other instances, well known processing structures have not been described in detail, in order not to unnecessarily obscure the thrust of the present invention. In practicing the present invention, conventional photolithographic and etching techniques may be employed, and hence, the details of such techniques have not been set forth herein in detail.
Only the preferred embodiments of the invention and a few examples of its versatility are shown and described in the present disclosure. It is to be understood that the invention is capable of use in various other combinations and environments and is capable of modifications within the scope of the inventive concept as expressed herein.
This application is a continuation of U.S. Ser. No. 10/349,042, filed on Jan. 23, 2003, now U.S. Pat. No. 6,803,631 the disclosure of which is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6300182 | Yu | Oct 2001 | B1 |
6475869 | Yu | Nov 2002 | B1 |
6611029 | Ahmed et al. | Aug 2003 | B1 |
6635909 | Clark et al. | Oct 2003 | B2 |
20030201458 | Clark et al. | Oct 2003 | A1 |
Number | Date | Country |
---|---|---|
1 202 335 | May 2002 | EP |
WO 2004032246 | Apr 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20040195627 A1 | Oct 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10349042 | Jan 2003 | US |
Child | 10833112 | US |