Baer, J.L. et al., "An Effective On-Chip Preloading Scheme to Reduce Data Access Penalty," Proceedings of the Supercomputing Conference, Albuquerque, Nov. 18-22, 1991, No. Conf. 4, Nov. 18, 1991, Institute of Electrical and Electronics Engineers, pp. 176-186. |
Po-Yung, Chang et al. "Alternative Implementations of Hybrid Branch Predictors" Proceedings of the 28.sup.th Annual International Symposium on Microarchitecture, Ann Arbor, Nov. 29-Dec. 1, 1995, No. Symp. 29, Nov. 29, 1995, Institute of Electrical and Electronics Engineers, pp. 252-257. |
Eickemyer, R.J., et al, "A Load-Instruction Unit for Pipelined Processors," IBM Journal of Research and Development, vol. 37, No. 4, Jul. 1993, pp. 547-564. |
International Search Report for PCT/US96/17516, dated Jul. 22, 1997. |
Intel 1994 Pentium Processor Family User's Manual, vol. 1: Pentium Processor Family Data Book, pp. 2-1--2-4. |
Michael Slater, "AMD's K5 Designed to Outrun Pentium," Microprocessor Report, vol. 8, No. 14, Oct. 24, 1994, 7 pages. |
Sebastian Rupley and John Clyman, "P6: The Next Step?", PC Magazine, Sep. 12, 1995, 16 pages. |
Tom R. Halfhill, "AMD K6 Takes On Intel P6," Byte, Jan. 1996, 4 pages. |